hal_spi_interface.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734
  1. #include "driver.h"
  2. #include <linux/types.h>
  3. #include <stdio.h>
  4. #include <string.h>
  5. #include "com_gpio.h"
  6. #include "hal_interface_api.h"
  7. #include "linux/fcntl.h"
  8. #include "time.h"
  9. #include <unistd.h>
  10. #define DEV_NAME "/dev/spi"
  11. /*
  12. bus: 1,2,3,4,5,6
  13. */
  14. int stm32_spi_master_write(uint8_t spi, uint8_t *pBuf, uint32_t size)
  15. {
  16. int fd;
  17. int ret;
  18. uint8_t dev_name[10] = {0};
  19. spi_arg_t spi_arg;
  20. // GPIO_TypeDef *NSS_PORT = NULL;
  21. // uint16_t NSS_PIN = 0;
  22. switch(spi)
  23. {
  24. case 1:
  25. break;
  26. case 2:
  27. // NSS_PORT = GPIOI;
  28. // NSS_PIN = GPIO_PIN_0;
  29. break;
  30. case 3:
  31. break;
  32. case 4:
  33. break;
  34. case 5:
  35. // NSS_PORT = GPIOF;
  36. // NSS_PIN = GPIO_PIN_6;
  37. break;
  38. case 6:
  39. break;
  40. default:
  41. printf("Invalid bus number %d\n", spi);
  42. return -1;
  43. }
  44. sprintf(dev_name, "%s%d", DEV_NAME, spi);
  45. fd = open(dev_name, O_RDWR);
  46. if(fd == -1)
  47. {
  48. printf("Open %s failed!\n", dev_name);
  49. }
  50. // //NSS low
  51. // stm32_gpio_write(GPIOF, GPIO_PIN_6, GPIO_PIN_RESET);
  52. // usleep(1000);
  53. spi_arg.Size = size;
  54. memcpy(spi_arg.buf, pBuf, size);
  55. ret = ioctl(fd, SPI_MASTER_TRANSFER, &spi_arg);
  56. if(ret == -1)
  57. {
  58. printf("Write spi failed!\n");
  59. }
  60. // //NSS high
  61. // stm32_gpio_write(GPIOF, GPIO_PIN_6, GPIO_PIN_SET);
  62. close(fd);
  63. return 0;
  64. }
  65. int stm32_spi_master_read(uint8_t spi, uint8_t *pBuf, uint32_t size)
  66. {
  67. int fd;
  68. int ret;
  69. uint8_t dev_name[10] = {0};
  70. spi_arg_t spi_arg;
  71. // GPIO_TypeDef *NSS_PORT = NULL;
  72. // uint16_t NSS_PIN = 0;
  73. switch(spi)
  74. {
  75. case 1:
  76. break;
  77. case 2:
  78. // NSS_PORT = GPIOI;
  79. // NSS_PIN = GPIO_PIN_0;
  80. break;
  81. case 3:
  82. break;
  83. case 4:
  84. break;
  85. case 5:
  86. // NSS_PORT = GPIOF;
  87. // NSS_PIN = GPIO_PIN_6;
  88. break;
  89. case 6:
  90. break;
  91. default:
  92. printf("Invalid bus number %d\n", spi);
  93. return -1;
  94. }
  95. sprintf(dev_name, "%s%d", DEV_NAME, spi);
  96. fd = open(dev_name, O_RDWR);
  97. if(fd == -1)
  98. {
  99. printf("Open %s failed!\n", DEV_NAME);
  100. }
  101. spi_arg.Size = size;
  102. ret = ioctl(fd, SPI_MASTER_RECEIVE, &spi_arg);
  103. if(ret == -1)
  104. {
  105. printf("Read spi failed!\n");
  106. }
  107. memcpy(pBuf, spi_arg.buf, size);
  108. close(fd);
  109. return 0;
  110. }
  111. int stm32_spi_master_write_read(uint8_t spi, uint8_t *txBuf, uint32_t txSize, uint8_t *rxBuf, uint32_t rxSize)
  112. {
  113. int fd;
  114. int ret;
  115. uint8_t dev_name[10] = {0};
  116. spi_arg_t spi_arg;
  117. // GPIO_TypeDef *NSS_PORT = NULL;
  118. // uint16_t NSS_PIN = 0;
  119. switch(spi)
  120. {
  121. case 1:
  122. break;
  123. case 2:
  124. // NSS_PORT = GPIOI;
  125. // NSS_PIN = GPIO_PIN_0;
  126. break;
  127. case 3:
  128. break;
  129. case 4:
  130. break;
  131. case 5:
  132. // NSS_PORT = GPIOF;
  133. // NSS_PIN = GPIO_PIN_6;
  134. break;
  135. case 6:
  136. break;
  137. default:
  138. printf("Invalid bus number %d\n", spi);
  139. return -1;
  140. }
  141. sprintf(dev_name, "%s%d", DEV_NAME, spi);
  142. fd = open(dev_name, O_RDWR);
  143. if(fd == -1)
  144. {
  145. printf("Open %s failed!\n", DEV_NAME);
  146. }
  147. //Tx
  148. if(txSize > 0)
  149. {
  150. spi_arg.Size = txSize;
  151. memcpy(spi_arg.buf, txBuf, txSize);
  152. ret = ioctl(fd, SPI_MASTER_TRANSFER, &spi_arg);
  153. if(ret == -1)
  154. {
  155. printf("Read spi failed!\n");
  156. }
  157. }
  158. //Rx
  159. if(rxSize > 0)
  160. {
  161. spi_arg.Size = rxSize;
  162. memset(spi_arg.buf, 0, rxSize);
  163. ret = ioctl(fd, SPI_MASTER_RECEIVE, &spi_arg);
  164. if(ret == -1)
  165. {
  166. printf("Read spi failed!\n");
  167. }
  168. memcpy(rxBuf, spi_arg.buf, rxSize);
  169. }
  170. close(fd);
  171. return 0;
  172. }
  173. /*
  174. timeout: ms
  175. */
  176. static int sf_wait_spi_ready(int fd, uint32_t timeout)
  177. {
  178. spi_arg_t spi_arg;
  179. int ret = 0;
  180. uint32_t timeCnt = 0;
  181. spi_arg.Size = 1;
  182. spi_arg.buf[0] = 0x05;
  183. ret = ioctl(fd, SPI_MASTER_TRANSFER, &spi_arg);
  184. if(ret == -1)
  185. {
  186. printf("SPI Read status1 failed!\n");
  187. return -1;
  188. }
  189. timeCnt = 0;
  190. do{
  191. timeCnt++;
  192. spi_arg.Size = 1;
  193. ret = ioctl(fd, SPI_MASTER_RECEIVE, &spi_arg);
  194. if(ret == -1)
  195. {
  196. printf("SPI Read status1 failed!\n");
  197. }
  198. if(spi_arg.buf[0]&0x01)
  199. usleep(10);
  200. else
  201. break;
  202. }while(timeCnt < timeout*100);
  203. //NSS high
  204. //stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_SET);
  205. }
  206. /*
  207. flash: fw flash, spi5
  208. cmd: erase 4 KB
  209. */
  210. int sf_sector_erase(uint8_t spi, uint32_t offset)
  211. {
  212. int fd;
  213. int ret;
  214. uint8_t dev_name[10] = {0};
  215. spi_arg_t spi_arg;
  216. uint32_t erase_addr = 0;
  217. uint8_t status1_reg;
  218. uint32_t timeout = 0;
  219. GPIO_TypeDef *NSS_PORT = NULL;
  220. uint16_t NSS_PIN = 0;
  221. //erase_addr is the start address of one sector.
  222. erase_addr = (offset/4096)*4096;
  223. //printf("---> sf_sector_erase %#x\n", erase_addr);
  224. switch(spi)
  225. {
  226. case 1:
  227. break;
  228. case 2:
  229. NSS_PORT = GPIOI;
  230. NSS_PIN = GPIO_PIN_0;
  231. break;
  232. case 3:
  233. break;
  234. case 4:
  235. break;
  236. case 5:
  237. NSS_PORT = GPIOF;
  238. NSS_PIN = GPIO_PIN_6;
  239. break;
  240. case 6:
  241. break;
  242. default:
  243. printf("Invalid bus number %d\n", spi);
  244. return -1;
  245. }
  246. sprintf(dev_name, "%s%d", DEV_NAME, spi);
  247. fd = open(dev_name, O_RDWR);
  248. if(fd == -1)
  249. {
  250. printf("Open %s failed!\n", dev_name);
  251. }
  252. //Write Enable
  253. spi_arg.Size = 1;
  254. spi_arg.buf[0] = 0x06;
  255. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_RESET); //NSS low
  256. ret = ioctl(fd, SPI_MASTER_TRANSFER, &spi_arg);
  257. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_SET); //NSS high
  258. if(ret == -1)
  259. {
  260. printf("SPI Write Enable failed!\n");
  261. return -1;
  262. }
  263. //Sector Erase
  264. spi_arg.Size = 4;
  265. spi_arg.buf[0] = 0x20;
  266. spi_arg.buf[1] = (erase_addr>>16)&0xff;
  267. spi_arg.buf[2] = (erase_addr>>8)&0xff;
  268. spi_arg.buf[3] = erase_addr&0xff;
  269. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_RESET); //NSS low
  270. ret = ioctl(fd, SPI_MASTER_TRANSFER, &spi_arg);
  271. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_SET); //NSS high
  272. if(ret == -1)
  273. {
  274. printf("SPI sector erase failed!\n");
  275. return -1;
  276. }
  277. usleep(3000); //3ms
  278. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_RESET); //NSS low
  279. sf_wait_spi_ready(fd, 400); //400ms
  280. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_SET); //NSS high
  281. close(fd);
  282. return 0;
  283. }
  284. /*
  285. flash: fw flash, spi5
  286. cmd: erase whole chip
  287. */
  288. int sf_chip_erase(uint8_t spi)
  289. {
  290. int fd;
  291. int ret;
  292. uint8_t dev_name[10] = {0};
  293. spi_arg_t spi_arg;
  294. uint8_t status1_reg;
  295. uint32_t timeout = 0;
  296. GPIO_TypeDef *NSS_PORT = NULL;
  297. uint16_t NSS_PIN = 0;
  298. switch(spi)
  299. {
  300. case 1:
  301. break;
  302. case 2:
  303. NSS_PORT = GPIOI;
  304. NSS_PIN = GPIO_PIN_0;
  305. break;
  306. case 3:
  307. break;
  308. case 4:
  309. break;
  310. case 5:
  311. NSS_PORT = GPIOF;
  312. NSS_PIN = GPIO_PIN_6;
  313. break;
  314. case 6:
  315. break;
  316. default:
  317. printf("Invalid bus number %d\n", spi);
  318. return -1;
  319. }
  320. sprintf(dev_name, "%s%d", DEV_NAME, spi);
  321. fd = open(dev_name, O_RDWR);
  322. if(fd == -1)
  323. {
  324. printf("Open %s failed!\n", dev_name);
  325. }
  326. //Write Enable
  327. spi_arg.Size = 1;
  328. spi_arg.buf[0] = 0x06;
  329. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_RESET); //NSS low
  330. ret = ioctl(fd, SPI_MASTER_TRANSFER, &spi_arg);
  331. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_SET); //NSS high
  332. if(ret == -1)
  333. {
  334. printf("SPI Write Enable failed!\n");
  335. return -1;
  336. }
  337. //chip Erase
  338. spi_arg.Size = 1;
  339. spi_arg.buf[0] = 0x60;
  340. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_RESET); //NSS low
  341. ret = ioctl(fd, SPI_MASTER_TRANSFER, &spi_arg);
  342. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_SET); //NSS high
  343. if(ret == -1)
  344. {
  345. printf("SPI sector erase failed!\n");
  346. return -1;
  347. }
  348. sleep(10); //10s
  349. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_RESET); //NSS low
  350. sf_wait_spi_ready(fd, 100000); //100s
  351. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_SET); //NSS high
  352. close(fd);
  353. return 0;
  354. }
  355. int sf_get_id(uint8_t spi, uint8_t *id)
  356. {
  357. int fd;
  358. spi_arg_t args;
  359. uint8_t dev_name[10] = {0};
  360. int i;
  361. GPIO_TypeDef *NSS_PORT = NULL;
  362. uint16_t NSS_PIN = 0;
  363. switch(spi)
  364. {
  365. case 1:
  366. break;
  367. case 2:
  368. NSS_PORT = GPIOI;
  369. NSS_PIN = GPIO_PIN_0;
  370. break;
  371. case 3:
  372. break;
  373. case 4:
  374. break;
  375. case 5:
  376. NSS_PORT = GPIOF;
  377. NSS_PIN = GPIO_PIN_6;
  378. break;
  379. case 6:
  380. break;
  381. default:
  382. printf("Invalid bus number %d\n", spi);
  383. return -1;
  384. }
  385. sprintf(dev_name, "%s%d", DEV_NAME, spi);
  386. fd = open(dev_name, O_RDWR);
  387. if(fd < 0)
  388. printf("open failed\n");
  389. memset(args.buf, 0, 100);
  390. args.buf[0] = 0x9f;
  391. args.Size = 1;
  392. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_RESET); //NSS low
  393. ioctl(fd, SPI_MASTER_TRANSFER, &args);
  394. args.Size = 3;
  395. ioctl(fd, SPI_MASTER_RECEIVE, &args);
  396. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_SET); //NSS high
  397. memcpy(id, args.buf, args.Size);
  398. //printf("get id: %#x %#x %#x\n", id[0], id[1], id[2]);
  399. close(fd);
  400. }
  401. /*
  402. spi: 1,2,3,4,5,6
  403. PageSize = 256 bytes.
  404. Address must be the start of one page.
  405. */
  406. int sf_write(uint8_t spi, uint32_t offset, uint8_t *buf, uint32_t size)
  407. {
  408. int fd;
  409. int ret;
  410. spi_arg_t spi_arg;
  411. uint8_t dev_name[10] = {0};
  412. uint8_t status1_reg;
  413. uint32_t timeout = 0;
  414. uint32_t remain = 0, writeLen = 0;
  415. uint32_t writeAddr = 0;
  416. GPIO_TypeDef *NSS_PORT = NULL;
  417. uint16_t NSS_PIN = 0;
  418. //erase_addr is the start address of one sector.
  419. if(offset&0xff)
  420. {
  421. printf("The Address %#x is not a pages start!\n", offset);
  422. return -1;
  423. }
  424. //printf("---> sf_write %#x\n", offset);
  425. switch(spi)
  426. {
  427. case 1:
  428. break;
  429. case 2:
  430. NSS_PORT = GPIOI;
  431. NSS_PIN = GPIO_PIN_0;
  432. break;
  433. case 3:
  434. break;
  435. case 4:
  436. break;
  437. case 5:
  438. NSS_PORT = GPIOF;
  439. NSS_PIN = GPIO_PIN_6;
  440. break;
  441. case 6:
  442. break;
  443. default:
  444. printf("Invalid bus number %d\n", spi);
  445. return -1;
  446. }
  447. sprintf(dev_name, "%s%d", DEV_NAME, spi);
  448. fd = open(dev_name, O_RDWR);
  449. if(fd == -1)
  450. {
  451. printf("Open %s failed!\n", dev_name);
  452. }
  453. //usleep(1000);
  454. remain = size;
  455. writeLen = 0;
  456. writeAddr = offset;
  457. while(remain > 256)
  458. {
  459. //Write Enable
  460. spi_arg.Size = 1;
  461. spi_arg.buf[0] = 0x06;
  462. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_RESET); //NSS low
  463. ret = ioctl(fd, SPI_MASTER_TRANSFER, &spi_arg);
  464. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_SET); //NSS high
  465. if(ret == -1)
  466. {
  467. printf("SPI Write Enable failed!\n");
  468. return -1;
  469. }
  470. //Page Write
  471. spi_arg.Size = 260;
  472. spi_arg.buf[0] = 0x02; //page write
  473. spi_arg.buf[1] = (writeAddr>>16)&0xff;
  474. spi_arg.buf[2] = (writeAddr>>8)&0xff;
  475. spi_arg.buf[3] = writeAddr&0xff;
  476. memcpy(&spi_arg.buf[4], &buf[writeLen], 256);
  477. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_RESET); //NSS low
  478. ret = ioctl(fd, SPI_MASTER_TRANSFER, &spi_arg);
  479. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_SET); //NSS high
  480. if(ret == -1)
  481. {
  482. printf("SPI Read status1 failed!\n");
  483. return -1;
  484. }
  485. //wait page write finish
  486. usleep(700); //700us
  487. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_RESET); //NSS low
  488. if(0 != sf_wait_spi_ready(fd, 3)) //3ms
  489. printf("Warnning page write timeout!\n");
  490. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_SET); //NSS high
  491. remain -= 256;
  492. writeLen += 256;
  493. writeAddr += 256;
  494. }
  495. if(remain > 0)
  496. {
  497. //Write Enable
  498. spi_arg.Size = 1;
  499. spi_arg.buf[0] = 0x06;
  500. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_RESET); //NSS low
  501. ret = ioctl(fd, SPI_MASTER_TRANSFER, &spi_arg);
  502. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_SET); //NSS high
  503. if(ret == -1)
  504. {
  505. printf("SPI Write Enable failed!\n");
  506. return -1;
  507. }
  508. //page write
  509. spi_arg.Size = remain + 4;
  510. spi_arg.buf[0] = 0x02; //page write
  511. spi_arg.buf[1] = (writeAddr>>16)&0xff;
  512. spi_arg.buf[2] = (writeAddr>>8)&0xff;
  513. spi_arg.buf[3] = writeAddr&0xff;
  514. memcpy(&spi_arg.buf[4], &buf[writeLen], remain);
  515. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_RESET); //NSS low
  516. ret = ioctl(fd, SPI_MASTER_TRANSFER, &spi_arg);
  517. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_SET); //NSS high
  518. if(ret == -1)
  519. {
  520. printf("SPI Read status1 failed!\n");
  521. return -1;
  522. }
  523. //wait page write finish
  524. usleep(700); //700us
  525. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_RESET); //NSS low
  526. if(0 != sf_wait_spi_ready(fd, 3)) //3ms
  527. printf("Warnning page write timeout!\n");
  528. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_SET); //NSS high
  529. writeLen += remain;
  530. writeAddr += remain;
  531. remain -= remain;
  532. }
  533. close(fd);
  534. return 0;
  535. }
  536. /*
  537. spi: 1,2,3,4,5
  538. PageSize = 256 bytes.
  539. Address must be the start of one page.
  540. */
  541. int sf_read(uint8_t spi, uint32_t offset, uint8_t *buf, uint32_t size)
  542. {
  543. int fd;
  544. int ret;
  545. spi_arg_t spi_arg;
  546. uint8_t dev_name[10] = {0};
  547. uint8_t status1_reg;
  548. uint32_t timeout = 0;
  549. uint32_t remain = 0, readLen = 0;
  550. uint32_t readAddr;
  551. GPIO_TypeDef *NSS_PORT = NULL;
  552. uint16_t NSS_PIN = 0;
  553. //erase_addr is the start address of one sector.
  554. if(offset&0xff)
  555. {
  556. printf("The Address %#x is not a pages start!\n", offset);
  557. return -1;
  558. }
  559. //printf("---> sf_read %#x\n", offset);
  560. switch(spi)
  561. {
  562. case 1:
  563. break;
  564. case 2:
  565. NSS_PORT = GPIOI;
  566. NSS_PIN = GPIO_PIN_0;
  567. break;
  568. case 3:
  569. break;
  570. case 4:
  571. break;
  572. case 5:
  573. NSS_PORT = GPIOF;
  574. NSS_PIN = GPIO_PIN_6;
  575. break;
  576. case 6:
  577. break;
  578. default:
  579. printf("Invalid bus number %d\n", spi);
  580. return -1;
  581. }
  582. sprintf(dev_name, "%s%d", DEV_NAME, spi);
  583. fd = open(dev_name, O_RDWR);
  584. if(fd == -1)
  585. {
  586. printf("Open %s failed!\n", dev_name);
  587. }
  588. remain = size;
  589. readLen = 0;
  590. readAddr = offset;
  591. while(remain > 256)
  592. {
  593. spi_arg.Size = 5;
  594. spi_arg.buf[0] = 0x0B; //fast read
  595. spi_arg.buf[1] = (readAddr>>16)&0xff;
  596. spi_arg.buf[2] = (readAddr>>8)&0xff;
  597. spi_arg.buf[3] = readAddr&0xff;
  598. spi_arg.buf[4] = 0; //dummy
  599. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_RESET); //NSS low
  600. ret = ioctl(fd, SPI_MASTER_TRANSFER, &spi_arg);
  601. if(ret == -1)
  602. {
  603. printf("SPI Fast Read command failed!\n");
  604. return -1;
  605. }
  606. spi_arg.Size = 256;
  607. ret = ioctl(fd, SPI_MASTER_RECEIVE, &spi_arg);
  608. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_SET); //NSS high
  609. if(ret == -1)
  610. {
  611. printf("SPI fast Read failed!\n");
  612. return -1;
  613. }
  614. memcpy(&buf[readLen], spi_arg.buf, 256);
  615. remain -= 256;
  616. readLen += 256;
  617. readAddr += 256;
  618. }
  619. if(remain > 0)
  620. {
  621. spi_arg.Size = 5;
  622. spi_arg.buf[0] = 0x0B; //fast read
  623. spi_arg.buf[1] = (readAddr>>16)&0xff;
  624. spi_arg.buf[2] = (readAddr>>8)&0xff;
  625. spi_arg.buf[3] = readAddr&0xff;
  626. spi_arg.buf[4] = 0; //dummy
  627. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_RESET); //NSS low
  628. ret = ioctl(fd, SPI_MASTER_TRANSFER, &spi_arg);
  629. if(ret == -1)
  630. {
  631. printf("SPI Fast Read command failed!\n");
  632. return -1;
  633. }
  634. spi_arg.Size = remain;
  635. ret = ioctl(fd, SPI_MASTER_RECEIVE, &spi_arg);
  636. stm32_gpio_write(NSS_PORT, NSS_PIN, GPIO_PIN_SET); //NSS high
  637. if(ret == -1)
  638. {
  639. printf("SPI fast Read failed!\n");
  640. return -1;
  641. }
  642. memcpy(&buf[readLen], spi_arg.buf, remain);
  643. readLen += remain;
  644. readAddr += remain;
  645. remain -= remain;
  646. }
  647. close(fd);
  648. return 0;
  649. }