stm32f4xx_ll_usb.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810
  1. /**
  2. ******************************************************************************
  3. * @file stm32f4xx_ll_usb.c
  4. * @author MCD Application Team
  5. * @brief USB Low Layer HAL module driver.
  6. *
  7. * This file provides firmware functions to manage the following
  8. * functionalities of the USB Peripheral Controller:
  9. * + Initialization/de-initialization functions
  10. * + I/O operation functions
  11. * + Peripheral Control functions
  12. * + Peripheral State functions
  13. *
  14. @verbatim
  15. ==============================================================================
  16. ##### How to use this driver #####
  17. ==============================================================================
  18. [..]
  19. (#) Fill parameters of Init structure in USB_OTG_CfgTypeDef structure.
  20. (#) Call USB_CoreInit() API to initialize the USB Core peripheral.
  21. (#) The upper HAL HCD/PCD driver will call the right routines for its internal processes.
  22. @endverbatim
  23. ******************************************************************************
  24. * @attention
  25. *
  26. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  27. *
  28. * Redistribution and use in source and binary forms, with or without modification,
  29. * are permitted provided that the following conditions are met:
  30. * 1. Redistributions of source code must retain the above copyright notice,
  31. * this list of conditions and the following disclaimer.
  32. * 2. Redistributions in binary form must reproduce the above copyright notice,
  33. * this list of conditions and the following disclaimer in the documentation
  34. * and/or other materials provided with the distribution.
  35. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  36. * may be used to endorse or promote products derived from this software
  37. * without specific prior written permission.
  38. *
  39. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  40. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  41. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  42. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  43. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  44. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  45. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  46. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  47. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  48. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  49. *
  50. ******************************************************************************
  51. */
  52. /* Includes ------------------------------------------------------------------*/
  53. #include "stm32f4xx_hal.h"
  54. /** @addtogroup STM32F4xx_LL_USB_DRIVER
  55. * @{
  56. */
  57. #if defined(HAL_PCD_MODULE_ENABLED) || defined(HAL_HCD_MODULE_ENABLED)
  58. #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx) || \
  59. defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) || \
  60. defined(STM32F401xC) || defined(STM32F401xE) || defined(STM32F411xE) || defined(STM32F446xx) || \
  61. defined(STM32F469xx) || defined(STM32F479xx) || defined(STM32F412Zx) || defined(STM32F412Vx) || \
  62. defined(STM32F412Rx) || defined(STM32F412Cx) || defined(STM32F413xx) || defined(STM32F423xx)
  63. /* Private typedef -----------------------------------------------------------*/
  64. /* Private define ------------------------------------------------------------*/
  65. /* Private macro -------------------------------------------------------------*/
  66. /* Private variables ---------------------------------------------------------*/
  67. /* Private function prototypes -----------------------------------------------*/
  68. /* Private functions ---------------------------------------------------------*/
  69. static HAL_StatusTypeDef USB_CoreReset(USB_OTG_GlobalTypeDef *USBx);
  70. /* Exported functions --------------------------------------------------------*/
  71. /** @defgroup LL_USB_Exported_Functions USB Low Layer Exported Functions
  72. * @{
  73. */
  74. /** @defgroup LL_USB_Group1 Initialization/de-initialization functions
  75. * @brief Initialization and Configuration functions
  76. *
  77. @verbatim
  78. ===============================================================================
  79. ##### Initialization/de-initialization functions #####
  80. ===============================================================================
  81. [..] This section provides functions allowing to:
  82. @endverbatim
  83. * @{
  84. */
  85. /**
  86. * @brief Initializes the USB Core
  87. * @param USBx USB Instance
  88. * @param cfg pointer to a USB_OTG_CfgTypeDef structure that contains
  89. * the configuration information for the specified USBx peripheral.
  90. * @retval HAL status
  91. */
  92. HAL_StatusTypeDef USB_CoreInit(USB_OTG_GlobalTypeDef *USBx, USB_OTG_CfgTypeDef cfg)
  93. {
  94. if (cfg.phy_itface == USB_OTG_ULPI_PHY)
  95. {
  96. USBx->GCCFG &= ~(USB_OTG_GCCFG_PWRDWN);
  97. /* Init The ULPI Interface */
  98. USBx->GUSBCFG &= ~(USB_OTG_GUSBCFG_TSDPS | USB_OTG_GUSBCFG_ULPIFSLS | USB_OTG_GUSBCFG_PHYSEL);
  99. /* Select vbus source */
  100. USBx->GUSBCFG &= ~(USB_OTG_GUSBCFG_ULPIEVBUSD | USB_OTG_GUSBCFG_ULPIEVBUSI);
  101. if(cfg.use_external_vbus == 1U)
  102. {
  103. USBx->GUSBCFG |= USB_OTG_GUSBCFG_ULPIEVBUSD;
  104. }
  105. /* Reset after a PHY select */
  106. USB_CoreReset(USBx);
  107. }
  108. else /* FS interface (embedded Phy) */
  109. {
  110. /* Select FS Embedded PHY */
  111. USBx->GUSBCFG |= USB_OTG_GUSBCFG_PHYSEL;
  112. /* Reset after a PHY select and set Host mode */
  113. USB_CoreReset(USBx);
  114. /* Deactivate the power down*/
  115. USBx->GCCFG = USB_OTG_GCCFG_PWRDWN;
  116. }
  117. if(cfg.dma_enable == ENABLE)
  118. {
  119. USBx->GAHBCFG |= USB_OTG_GAHBCFG_HBSTLEN_2;
  120. USBx->GAHBCFG |= USB_OTG_GAHBCFG_DMAEN;
  121. }
  122. return HAL_OK;
  123. }
  124. /**
  125. * @brief USB_EnableGlobalInt
  126. * Enables the controller's Global Int in the AHB Config reg
  127. * @param USBx Selected device
  128. * @retval HAL status
  129. */
  130. HAL_StatusTypeDef USB_EnableGlobalInt(USB_OTG_GlobalTypeDef *USBx)
  131. {
  132. USBx->GAHBCFG |= USB_OTG_GAHBCFG_GINT;
  133. return HAL_OK;
  134. }
  135. /**
  136. * @brief USB_DisableGlobalInt
  137. * Disable the controller's Global Int in the AHB Config reg
  138. * @param USBx Selected device
  139. * @retval HAL status
  140. */
  141. HAL_StatusTypeDef USB_DisableGlobalInt(USB_OTG_GlobalTypeDef *USBx)
  142. {
  143. USBx->GAHBCFG &= ~USB_OTG_GAHBCFG_GINT;
  144. return HAL_OK;
  145. }
  146. /**
  147. * @brief USB_SetCurrentMode : Set functional mode
  148. * @param USBx Selected device
  149. * @param mode current core mode
  150. * This parameter can be one of these values:
  151. * @arg USB_OTG_DEVICE_MODE: Peripheral mode
  152. * @arg USB_OTG_HOST_MODE: Host mode
  153. * @arg USB_OTG_DRD_MODE: Dual Role Device mode
  154. * @retval HAL status
  155. */
  156. HAL_StatusTypeDef USB_SetCurrentMode(USB_OTG_GlobalTypeDef *USBx , USB_OTG_ModeTypeDef mode)
  157. {
  158. USBx->GUSBCFG &= ~(USB_OTG_GUSBCFG_FHMOD | USB_OTG_GUSBCFG_FDMOD);
  159. if ( mode == USB_OTG_HOST_MODE)
  160. {
  161. USBx->GUSBCFG |= USB_OTG_GUSBCFG_FHMOD;
  162. }
  163. else if ( mode == USB_OTG_DEVICE_MODE)
  164. {
  165. USBx->GUSBCFG |= USB_OTG_GUSBCFG_FDMOD;
  166. }
  167. HAL_Delay(50U);
  168. return HAL_OK;
  169. }
  170. /**
  171. * @brief USB_DevInit : Initializes the USB_OTG controller registers
  172. * for device mode
  173. * @param USBx Selected device
  174. * @param cfg pointer to a USB_OTG_CfgTypeDef structure that contains
  175. * the configuration information for the specified USBx peripheral.
  176. * @retval HAL status
  177. */
  178. HAL_StatusTypeDef USB_DevInit (USB_OTG_GlobalTypeDef *USBx, USB_OTG_CfgTypeDef cfg)
  179. {
  180. uint32_t i = 0U;
  181. /*Activate VBUS Sensing B */
  182. #if defined(STM32F446xx) || defined(STM32F469xx) || defined(STM32F479xx) || defined(STM32F412Zx) || defined(STM32F412Vx) || \
  183. defined(STM32F412Rx) || defined(STM32F412Cx) || defined(STM32F413xx) || defined(STM32F423xx)
  184. USBx->GCCFG |= USB_OTG_GCCFG_VBDEN;
  185. if (cfg.vbus_sensing_enable == 0U)
  186. {
  187. /* Deactivate VBUS Sensing B */
  188. USBx->GCCFG &= ~USB_OTG_GCCFG_VBDEN;
  189. /* B-peripheral session valid override enable*/
  190. USBx->GOTGCTL |= USB_OTG_GOTGCTL_BVALOEN;
  191. USBx->GOTGCTL |= USB_OTG_GOTGCTL_BVALOVAL;
  192. }
  193. #else
  194. if (cfg.vbus_sensing_enable == 0U)
  195. {
  196. USBx->GCCFG |= USB_OTG_GCCFG_NOVBUSSENS;
  197. }
  198. else
  199. {
  200. /* Enable VBUS */
  201. USBx->GCCFG |= USB_OTG_GCCFG_VBUSBSEN;
  202. }
  203. #endif /* STM32F446xx || STM32F469xx || STM32F479xx || STM32F412Zx || STM32F412Rx || STM32F412Vx || STM32F412Cx || STM32F413xx || STM32F423xx */
  204. /* Restart the Phy Clock */
  205. USBx_PCGCCTL = 0U;
  206. /* Device mode configuration */
  207. USBx_DEVICE->DCFG |= DCFG_FRAME_INTERVAL_80;
  208. if(cfg.phy_itface == USB_OTG_ULPI_PHY)
  209. {
  210. if(cfg.speed == USB_OTG_SPEED_HIGH)
  211. {
  212. /* Set High speed phy */
  213. USB_SetDevSpeed (USBx , USB_OTG_SPEED_HIGH);
  214. }
  215. else
  216. {
  217. /* set High speed phy in Full speed mode */
  218. USB_SetDevSpeed (USBx , USB_OTG_SPEED_HIGH_IN_FULL);
  219. }
  220. }
  221. else
  222. {
  223. /* Set Full speed phy */
  224. USB_SetDevSpeed (USBx , USB_OTG_SPEED_FULL);
  225. }
  226. /* Flush the FIFOs */
  227. USB_FlushTxFifo(USBx , 0x10U); /* all Tx FIFOs */
  228. USB_FlushRxFifo(USBx);
  229. /* Clear all pending Device Interrupts */
  230. USBx_DEVICE->DIEPMSK = 0U;
  231. USBx_DEVICE->DOEPMSK = 0U;
  232. USBx_DEVICE->DAINT = 0xFFFFFFFFU;
  233. USBx_DEVICE->DAINTMSK = 0U;
  234. for (i = 0U; i < cfg.dev_endpoints; i++)
  235. {
  236. if ((USBx_INEP(i)->DIEPCTL & USB_OTG_DIEPCTL_EPENA) == USB_OTG_DIEPCTL_EPENA)
  237. {
  238. USBx_INEP(i)->DIEPCTL = (USB_OTG_DIEPCTL_EPDIS | USB_OTG_DIEPCTL_SNAK);
  239. }
  240. else
  241. {
  242. USBx_INEP(i)->DIEPCTL = 0U;
  243. }
  244. USBx_INEP(i)->DIEPTSIZ = 0U;
  245. USBx_INEP(i)->DIEPINT = 0xFFU;
  246. }
  247. for (i = 0U; i < cfg.dev_endpoints; i++)
  248. {
  249. if ((USBx_OUTEP(i)->DOEPCTL & USB_OTG_DOEPCTL_EPENA) == USB_OTG_DOEPCTL_EPENA)
  250. {
  251. USBx_OUTEP(i)->DOEPCTL = (USB_OTG_DOEPCTL_EPDIS | USB_OTG_DOEPCTL_SNAK);
  252. }
  253. else
  254. {
  255. USBx_OUTEP(i)->DOEPCTL = 0U;
  256. }
  257. USBx_OUTEP(i)->DOEPTSIZ = 0U;
  258. USBx_OUTEP(i)->DOEPINT = 0xFFU;
  259. }
  260. USBx_DEVICE->DIEPMSK &= ~(USB_OTG_DIEPMSK_TXFURM);
  261. if (cfg.dma_enable == 1U)
  262. {
  263. /*Set threshold parameters */
  264. USBx_DEVICE->DTHRCTL = (USB_OTG_DTHRCTL_TXTHRLEN_6 | USB_OTG_DTHRCTL_RXTHRLEN_6);
  265. USBx_DEVICE->DTHRCTL |= (USB_OTG_DTHRCTL_RXTHREN | USB_OTG_DTHRCTL_ISOTHREN | USB_OTG_DTHRCTL_NONISOTHREN);
  266. i= USBx_DEVICE->DTHRCTL;
  267. }
  268. /* Disable all interrupts. */
  269. USBx->GINTMSK = 0U;
  270. /* Clear any pending interrupts */
  271. USBx->GINTSTS = 0xBFFFFFFFU;
  272. /* Enable the common interrupts */
  273. if (cfg.dma_enable == DISABLE)
  274. {
  275. USBx->GINTMSK |= USB_OTG_GINTMSK_RXFLVLM;
  276. }
  277. /* Enable interrupts matching to the Device mode ONLY */
  278. USBx->GINTMSK |= (USB_OTG_GINTMSK_USBSUSPM | USB_OTG_GINTMSK_USBRST |\
  279. USB_OTG_GINTMSK_ENUMDNEM | USB_OTG_GINTMSK_IEPINT |\
  280. USB_OTG_GINTMSK_OEPINT | USB_OTG_GINTMSK_IISOIXFRM|\
  281. USB_OTG_GINTMSK_PXFRM_IISOOXFRM | USB_OTG_GINTMSK_WUIM);
  282. if(cfg.Sof_enable)
  283. {
  284. USBx->GINTMSK |= USB_OTG_GINTMSK_SOFM;
  285. }
  286. if (cfg.vbus_sensing_enable == ENABLE)
  287. {
  288. USBx->GINTMSK |= (USB_OTG_GINTMSK_SRQIM | USB_OTG_GINTMSK_OTGINT);
  289. }
  290. return HAL_OK;
  291. }
  292. /**
  293. * @brief USB_OTG_FlushTxFifo : Flush a Tx FIFO
  294. * @param USBx Selected device
  295. * @param num FIFO number
  296. * This parameter can be a value from 1 to 15
  297. 15 means Flush all Tx FIFOs
  298. * @retval HAL status
  299. */
  300. HAL_StatusTypeDef USB_FlushTxFifo (USB_OTG_GlobalTypeDef *USBx, uint32_t num )
  301. {
  302. uint32_t count = 0;
  303. USBx->GRSTCTL = ( USB_OTG_GRSTCTL_TXFFLSH |(uint32_t)( num << 6));
  304. do
  305. {
  306. if (++count > 200000)
  307. {
  308. return HAL_TIMEOUT;
  309. }
  310. }
  311. while ((USBx->GRSTCTL & USB_OTG_GRSTCTL_TXFFLSH) == USB_OTG_GRSTCTL_TXFFLSH);
  312. return HAL_OK;
  313. }
  314. /**
  315. * @brief USB_FlushRxFifo : Flush Rx FIFO
  316. * @param USBx Selected device
  317. * @retval HAL status
  318. */
  319. HAL_StatusTypeDef USB_FlushRxFifo(USB_OTG_GlobalTypeDef *USBx)
  320. {
  321. uint32_t count = 0;
  322. USBx->GRSTCTL = USB_OTG_GRSTCTL_RXFFLSH;
  323. do
  324. {
  325. if (++count > 200000)
  326. {
  327. return HAL_TIMEOUT;
  328. }
  329. }
  330. while ((USBx->GRSTCTL & USB_OTG_GRSTCTL_RXFFLSH) == USB_OTG_GRSTCTL_RXFFLSH);
  331. return HAL_OK;
  332. }
  333. /**
  334. * @brief USB_SetDevSpeed :Initializes the DevSpd field of DCFG register
  335. * depending the PHY type and the enumeration speed of the device.
  336. * @param USBx Selected device
  337. * @param speed device speed
  338. * This parameter can be one of these values:
  339. * @arg USB_OTG_SPEED_HIGH: High speed mode
  340. * @arg USB_OTG_SPEED_HIGH_IN_FULL: High speed core in Full Speed mode
  341. * @arg USB_OTG_SPEED_FULL: Full speed mode
  342. * @arg USB_OTG_SPEED_LOW: Low speed mode
  343. * @retval Hal status
  344. */
  345. HAL_StatusTypeDef USB_SetDevSpeed(USB_OTG_GlobalTypeDef *USBx , uint8_t speed)
  346. {
  347. USBx_DEVICE->DCFG |= speed;
  348. return HAL_OK;
  349. }
  350. /**
  351. * @brief USB_GetDevSpeed :Return the Dev Speed
  352. * @param USBx Selected device
  353. * @retval speed : device speed
  354. * This parameter can be one of these values:
  355. * @arg USB_OTG_SPEED_HIGH: High speed mode
  356. * @arg USB_OTG_SPEED_FULL: Full speed mode
  357. * @arg USB_OTG_SPEED_LOW: Low speed mode
  358. */
  359. uint8_t USB_GetDevSpeed(USB_OTG_GlobalTypeDef *USBx)
  360. {
  361. uint8_t speed = 0U;
  362. if((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_HS_PHY_30MHZ_OR_60MHZ)
  363. {
  364. speed = USB_OTG_SPEED_HIGH;
  365. }
  366. else if (((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_FS_PHY_30MHZ_OR_60MHZ)||
  367. ((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_FS_PHY_48MHZ))
  368. {
  369. speed = USB_OTG_SPEED_FULL;
  370. }
  371. else if((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_LS_PHY_6MHZ)
  372. {
  373. speed = USB_OTG_SPEED_LOW;
  374. }
  375. return speed;
  376. }
  377. /**
  378. * @brief Activate and configure an endpoint
  379. * @param USBx Selected device
  380. * @param ep pointer to endpoint structure
  381. * @retval HAL status
  382. */
  383. HAL_StatusTypeDef USB_ActivateEndpoint(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  384. {
  385. if (ep->is_in == 1U)
  386. {
  387. USBx_DEVICE->DAINTMSK |= USB_OTG_DAINTMSK_IEPM & ((1U << (ep->num)));
  388. if (((USBx_INEP(ep->num)->DIEPCTL) & USB_OTG_DIEPCTL_USBAEP) == 0U)
  389. {
  390. USBx_INEP(ep->num)->DIEPCTL |= ((ep->maxpacket & USB_OTG_DIEPCTL_MPSIZ ) | (ep->type << 18U) |\
  391. ((ep->num) << 22U) | (USB_OTG_DIEPCTL_SD0PID_SEVNFRM) | (USB_OTG_DIEPCTL_USBAEP));
  392. }
  393. }
  394. else
  395. {
  396. USBx_DEVICE->DAINTMSK |= USB_OTG_DAINTMSK_OEPM & ((1U << (ep->num)) << 16U);
  397. if (((USBx_OUTEP(ep->num)->DOEPCTL) & USB_OTG_DOEPCTL_USBAEP) == 0U)
  398. {
  399. USBx_OUTEP(ep->num)->DOEPCTL |= ((ep->maxpacket & USB_OTG_DOEPCTL_MPSIZ ) | (ep->type << 18U) |\
  400. (USB_OTG_DIEPCTL_SD0PID_SEVNFRM)| (USB_OTG_DOEPCTL_USBAEP));
  401. }
  402. }
  403. return HAL_OK;
  404. }
  405. /**
  406. * @brief Activate and configure a dedicated endpoint
  407. * @param USBx Selected device
  408. * @param ep pointer to endpoint structure
  409. * @retval HAL status
  410. */
  411. HAL_StatusTypeDef USB_ActivateDedicatedEndpoint(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  412. {
  413. static __IO uint32_t debug = 0U;
  414. /* Read DEPCTLn register */
  415. if (ep->is_in == 1U)
  416. {
  417. if (((USBx_INEP(ep->num)->DIEPCTL) & USB_OTG_DIEPCTL_USBAEP) == 0U)
  418. {
  419. USBx_INEP(ep->num)->DIEPCTL |= ((ep->maxpacket & USB_OTG_DIEPCTL_MPSIZ ) | (ep->type << 18U) |\
  420. ((ep->num) << 22U) | (USB_OTG_DIEPCTL_SD0PID_SEVNFRM) | (USB_OTG_DIEPCTL_USBAEP));
  421. }
  422. debug |= ((ep->maxpacket & USB_OTG_DIEPCTL_MPSIZ ) | (ep->type << 18U) |\
  423. ((ep->num) << 22U) | (USB_OTG_DIEPCTL_SD0PID_SEVNFRM) | (USB_OTG_DIEPCTL_USBAEP));
  424. USBx_DEVICE->DEACHMSK |= USB_OTG_DAINTMSK_IEPM & ((1U << (ep->num)));
  425. }
  426. else
  427. {
  428. if (((USBx_OUTEP(ep->num)->DOEPCTL) & USB_OTG_DOEPCTL_USBAEP) == 0U)
  429. {
  430. USBx_OUTEP(ep->num)->DOEPCTL |= ((ep->maxpacket & USB_OTG_DOEPCTL_MPSIZ ) | (ep->type << 18U) |\
  431. ((ep->num) << 22U) | (USB_OTG_DOEPCTL_USBAEP));
  432. debug = (uint32_t)(((uint32_t )USBx) + USB_OTG_OUT_ENDPOINT_BASE + (0U)*USB_OTG_EP_REG_SIZE);
  433. debug = (uint32_t )&USBx_OUTEP(ep->num)->DOEPCTL;
  434. debug |= ((ep->maxpacket & USB_OTG_DOEPCTL_MPSIZ ) | (ep->type << 18U) |\
  435. ((ep->num) << 22U) | (USB_OTG_DOEPCTL_USBAEP));
  436. }
  437. USBx_DEVICE->DEACHMSK |= USB_OTG_DAINTMSK_OEPM & ((1U << (ep->num)) << 16U);
  438. }
  439. return HAL_OK;
  440. }
  441. /**
  442. * @brief De-activate and de-initialize an endpoint
  443. * @param USBx Selected device
  444. * @param ep pointer to endpoint structure
  445. * @retval HAL status
  446. */
  447. HAL_StatusTypeDef USB_DeactivateEndpoint(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  448. {
  449. uint32_t count = 0U;
  450. /* Disable the IN endpoint */
  451. if (ep->is_in == 1U)
  452. {
  453. USBx_INEP(ep->num)->DIEPCTL &= ~USB_OTG_DIEPCTL_USBAEP;
  454. /* sets the NAK bit for the IN endpoint */
  455. USBx_INEP(ep->num)->DIEPCTL = USB_OTG_DIEPCTL_SNAK;
  456. /* Disable IN endpoint */
  457. USBx_INEP(ep->num)->DIEPCTL = USB_OTG_DIEPCTL_EPDIS;
  458. do
  459. {
  460. if (++count > 200000U)
  461. {
  462. return HAL_TIMEOUT;
  463. }
  464. }
  465. /*Wait for EPDISD endpoint disabled interrupt*/
  466. while ((USBx_INEP(ep->num)->DIEPINT & USB_OTG_DIEPCTL_EPDIS) == USB_OTG_DIEPCTL_EPDIS);
  467. /* Flush any data remaining in the TxFIFO */
  468. USB_FlushTxFifo(USBx , 0x10U);
  469. /* Disable endpoint interrupts */
  470. USBx_DEVICE->DAINTMSK &= ~(USB_OTG_DAINTMSK_IEPM & ((1U << (ep->num))));
  471. }
  472. else /* Disable the OUT endpoint */
  473. {
  474. USBx_OUTEP(ep->num)->DOEPCTL &= ~USB_OTG_DOEPCTL_USBAEP;
  475. /* sets the NAK bit for the OUT endpoint */
  476. USBx_OUTEP(ep->num)->DOEPCTL = USB_OTG_DOEPCTL_SNAK;
  477. /* Disable OUT endpoint */
  478. USBx_OUTEP(ep->num)->DOEPCTL = USB_OTG_DOEPCTL_EPDIS;
  479. do
  480. {
  481. if (++count > 200000U)
  482. {
  483. return HAL_TIMEOUT;
  484. }
  485. }
  486. /*Wait for EPDISD endpoint disabled interrupt*/
  487. while ((USBx_OUTEP(ep->num)->DOEPINT & USB_OTG_DOEPINT_OTEPDIS) == USB_OTG_DOEPINT_OTEPDIS);
  488. /* Set the "Clear the Global OUT NAK bit" to disable global OUT NAK mode */
  489. USBx_DEVICE->DCTL |= USB_OTG_DCTL_CGONAK;
  490. /* Disable endpoint interrupts */
  491. USBx_DEVICE->DAINTMSK &= ~(USB_OTG_DAINTMSK_OEPM & ((1U << (ep->num)) << 16U));
  492. }
  493. return HAL_OK;
  494. }
  495. /**
  496. * @brief De-activate and de-initialize a dedicated endpoint
  497. * @param USBx Selected device
  498. * @param ep pointer to endpoint structure
  499. * @retval HAL status
  500. */
  501. HAL_StatusTypeDef USB_DeactivateDedicatedEndpoint(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  502. {
  503. uint32_t count = 0U;
  504. /* Disable the IN endpoint */
  505. if (ep->is_in == 1U)
  506. {
  507. USBx_INEP(ep->num)->DIEPCTL &= ~USB_OTG_DIEPCTL_USBAEP;
  508. /* sets the NAK bit for the IN endpoint */
  509. USBx_INEP(ep->num)->DIEPCTL = USB_OTG_DIEPCTL_SNAK;
  510. /* Disable IN endpoint */
  511. USBx_INEP(ep->num)->DIEPCTL = USB_OTG_DIEPCTL_EPDIS;
  512. do
  513. {
  514. if (++count > 200000U)
  515. {
  516. return HAL_TIMEOUT;
  517. }
  518. }
  519. /*Wait for EPDISD endpoint disabled interrupt*/
  520. while ((USBx_INEP(ep->num)->DIEPINT & USB_OTG_DIEPCTL_EPDIS) == USB_OTG_DIEPCTL_EPDIS);
  521. /* Flush any data remaining in the TxFIFO */
  522. USB_FlushTxFifo(USBx , 0x10U);
  523. /* Disable endpoint interrupts */
  524. USBx_DEVICE->DAINTMSK &= ~(USB_OTG_DAINTMSK_IEPM & ((1U << (ep->num))));
  525. }
  526. else /* Disable the OUT endpoint */
  527. {
  528. USBx_OUTEP(ep->num)->DOEPCTL &= ~USB_OTG_DOEPCTL_USBAEP;
  529. /* sets the NAK bit for the OUT endpoint */
  530. USBx_OUTEP(ep->num)->DOEPCTL = USB_OTG_DOEPCTL_SNAK;
  531. /* Disable OUT endpoint */
  532. USBx_OUTEP(ep->num)->DOEPCTL = USB_OTG_DOEPCTL_EPDIS;
  533. do
  534. {
  535. if (++count > 200000U)
  536. {
  537. return HAL_TIMEOUT;
  538. }
  539. }
  540. /*Wait for EPDISD endpoint disabled interrupt*/
  541. while ((USBx_OUTEP(ep->num)->DOEPINT & USB_OTG_DOEPINT_OTEPDIS) == USB_OTG_DOEPINT_OTEPDIS);
  542. /* Set the "Clear the Global OUT NAK bit" to disable global OUT NAK mode */
  543. USBx_DEVICE->DCTL |= USB_OTG_DCTL_CGONAK;
  544. /* Disable endpoint interrupts */
  545. USBx_DEVICE->DAINTMSK &= ~(USB_OTG_DAINTMSK_OEPM & ((1U << (ep->num)) << 16U));
  546. }
  547. return HAL_OK;
  548. }
  549. /**
  550. * @brief USB_EPStartXfer : setup and starts a transfer over an EP
  551. * @param USBx Selected device
  552. * @param ep pointer to endpoint structure
  553. * @param dma USB dma enabled or disabled
  554. * This parameter can be one of these values:
  555. * 0 : DMA feature not used
  556. * 1 : DMA feature used
  557. * @retval HAL status
  558. */
  559. HAL_StatusTypeDef USB_EPStartXfer(USB_OTG_GlobalTypeDef *USBx , USB_OTG_EPTypeDef *ep, uint8_t dma)
  560. {
  561. uint16_t pktcnt = 0U;
  562. /* IN endpoint */
  563. if (ep->is_in == 1U)
  564. {
  565. /* Zero Length Packet? */
  566. if (ep->xfer_len == 0U)
  567. {
  568. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_PKTCNT);
  569. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_PKTCNT & (1U << 19U)) ;
  570. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_XFRSIZ);
  571. }
  572. else
  573. {
  574. /* Program the transfer size and packet count
  575. * as follows: xfersize = N * maxpacket +
  576. * short_packet pktcnt = N + (short_packet
  577. * exist ? 1 : 0)
  578. */
  579. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_XFRSIZ);
  580. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_PKTCNT);
  581. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_PKTCNT & (((ep->xfer_len + ep->maxpacket -1U)/ ep->maxpacket) << 19U)) ;
  582. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_XFRSIZ & ep->xfer_len);
  583. if (ep->type == EP_TYPE_ISOC)
  584. {
  585. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_MULCNT);
  586. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_MULCNT & (1U << 29U));
  587. }
  588. }
  589. if (dma == 1U)
  590. {
  591. USBx_INEP(ep->num)->DIEPDMA = (uint32_t)(ep->dma_addr);
  592. }
  593. else
  594. {
  595. if (ep->type != EP_TYPE_ISOC)
  596. {
  597. /* Enable the Tx FIFO Empty Interrupt for this EP */
  598. if (ep->xfer_len > 0U)
  599. {
  600. USBx_DEVICE->DIEPEMPMSK |= 1U << ep->num;
  601. }
  602. }
  603. }
  604. if (ep->type == EP_TYPE_ISOC)
  605. {
  606. if ((USBx_DEVICE->DSTS & ( 1U << 8U )) == 0U)
  607. {
  608. USBx_INEP(ep->num)->DIEPCTL |= USB_OTG_DIEPCTL_SODDFRM;
  609. }
  610. else
  611. {
  612. USBx_INEP(ep->num)->DIEPCTL |= USB_OTG_DIEPCTL_SD0PID_SEVNFRM;
  613. }
  614. }
  615. /* EP enable, IN data in FIFO */
  616. USBx_INEP(ep->num)->DIEPCTL |= (USB_OTG_DIEPCTL_CNAK | USB_OTG_DIEPCTL_EPENA);
  617. if (ep->type == EP_TYPE_ISOC)
  618. {
  619. USB_WritePacket(USBx, ep->xfer_buff, ep->num, ep->xfer_len, dma);
  620. }
  621. }
  622. else /* OUT endpoint */
  623. {
  624. /* Program the transfer size and packet count as follows:
  625. * pktcnt = N
  626. * xfersize = N * maxpacket
  627. */
  628. USBx_OUTEP(ep->num)->DOEPTSIZ &= ~(USB_OTG_DOEPTSIZ_XFRSIZ);
  629. USBx_OUTEP(ep->num)->DOEPTSIZ &= ~(USB_OTG_DOEPTSIZ_PKTCNT);
  630. if (ep->xfer_len == 0U)
  631. {
  632. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_XFRSIZ & ep->maxpacket);
  633. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_PKTCNT & (1U << 19U));
  634. }
  635. else
  636. {
  637. pktcnt = (ep->xfer_len + ep->maxpacket -1U)/ ep->maxpacket;
  638. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_PKTCNT & (pktcnt << 19U));
  639. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_XFRSIZ & (ep->maxpacket * pktcnt));
  640. }
  641. if (dma == 1U)
  642. {
  643. USBx_OUTEP(ep->num)->DOEPDMA = (uint32_t)ep->xfer_buff;
  644. }
  645. if (ep->type == EP_TYPE_ISOC)
  646. {
  647. if ((USBx_DEVICE->DSTS & ( 1U << 8U )) == 0U)
  648. {
  649. USBx_OUTEP(ep->num)->DOEPCTL |= USB_OTG_DOEPCTL_SODDFRM;
  650. }
  651. else
  652. {
  653. USBx_OUTEP(ep->num)->DOEPCTL |= USB_OTG_DOEPCTL_SD0PID_SEVNFRM;
  654. }
  655. }
  656. /* EP enable */
  657. USBx_OUTEP(ep->num)->DOEPCTL |= (USB_OTG_DOEPCTL_CNAK | USB_OTG_DOEPCTL_EPENA);
  658. }
  659. return HAL_OK;
  660. }
  661. /**
  662. * @brief USB_EP0StartXfer : setup and starts a transfer over the EP 0
  663. * @param USBx Selected device
  664. * @param ep pointer to endpoint structure
  665. * @param dma USB dma enabled or disabled
  666. * This parameter can be one of these values:
  667. * 0 : DMA feature not used
  668. * 1 : DMA feature used
  669. * @retval HAL status
  670. */
  671. HAL_StatusTypeDef USB_EP0StartXfer(USB_OTG_GlobalTypeDef *USBx , USB_OTG_EPTypeDef *ep, uint8_t dma)
  672. {
  673. /* IN endpoint */
  674. if (ep->is_in == 1U)
  675. {
  676. /* Zero Length Packet? */
  677. if (ep->xfer_len == 0U)
  678. {
  679. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_PKTCNT);
  680. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_PKTCNT & (1U << 19U)) ;
  681. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_XFRSIZ);
  682. }
  683. else
  684. {
  685. /* Program the transfer size and packet count
  686. * as follows: xfersize = N * maxpacket +
  687. * short_packet pktcnt = N + (short_packet
  688. * exist ? 1 : 0)
  689. */
  690. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_XFRSIZ);
  691. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_PKTCNT);
  692. if(ep->xfer_len > ep->maxpacket)
  693. {
  694. ep->xfer_len = ep->maxpacket;
  695. }
  696. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_PKTCNT & (1U << 19U)) ;
  697. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_XFRSIZ & ep->xfer_len);
  698. }
  699. /* EP enable, IN data in FIFO */
  700. USBx_INEP(ep->num)->DIEPCTL |= (USB_OTG_DIEPCTL_CNAK | USB_OTG_DIEPCTL_EPENA);
  701. if (dma == 1)
  702. {
  703. USBx_INEP(ep->num)->DIEPDMA = (uint32_t)(ep->dma_addr);
  704. }
  705. else
  706. {
  707. /* Enable the Tx FIFO Empty Interrupt for this EP */
  708. if (ep->xfer_len > 0U)
  709. {
  710. USBx_DEVICE->DIEPEMPMSK |= 1U << (ep->num);
  711. }
  712. }
  713. }
  714. else /* OUT endpoint */
  715. {
  716. /* Program the transfer size and packet count as follows:
  717. * pktcnt = N
  718. * xfersize = N * maxpacket
  719. */
  720. USBx_OUTEP(ep->num)->DOEPTSIZ &= ~(USB_OTG_DOEPTSIZ_XFRSIZ);
  721. USBx_OUTEP(ep->num)->DOEPTSIZ &= ~(USB_OTG_DOEPTSIZ_PKTCNT);
  722. if (ep->xfer_len > 0U)
  723. {
  724. ep->xfer_len = ep->maxpacket;
  725. }
  726. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_PKTCNT & (1U << 19U));
  727. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_XFRSIZ & (ep->maxpacket));
  728. if (dma == 1U)
  729. {
  730. USBx_OUTEP(ep->num)->DOEPDMA = (uint32_t)(ep->xfer_buff);
  731. }
  732. /* EP enable */
  733. USBx_OUTEP(ep->num)->DOEPCTL |= (USB_OTG_DOEPCTL_CNAK | USB_OTG_DOEPCTL_EPENA);
  734. }
  735. return HAL_OK;
  736. }
  737. /**
  738. * @brief USB_WritePacket : Writes a packet into the Tx FIFO associated
  739. * with the EP/channel
  740. * @param USBx Selected device
  741. * @param src pointer to source buffer
  742. * @param ch_ep_num endpoint or host channel number
  743. * @param len Number of bytes to write
  744. * @param dma USB dma enabled or disabled
  745. * This parameter can be one of these values:
  746. * 0 : DMA feature not used
  747. * 1 : DMA feature used
  748. * @retval HAL status
  749. */
  750. HAL_StatusTypeDef USB_WritePacket(USB_OTG_GlobalTypeDef *USBx, uint8_t *src, uint8_t ch_ep_num, uint16_t len, uint8_t dma)
  751. {
  752. uint32_t count32b = 0U , i = 0U;
  753. if (dma == 0U)
  754. {
  755. count32b = (len + 3U) / 4U;
  756. for (i = 0U; i < count32b; i++, src += 4U)
  757. {
  758. USBx_DFIFO(ch_ep_num) = *((__packed uint32_t *)src);
  759. }
  760. }
  761. return HAL_OK;
  762. }
  763. /**
  764. * @brief USB_ReadPacket : read a packet from the Tx FIFO associated
  765. * with the EP/channel
  766. * @param USBx Selected device
  767. * @param src source pointer
  768. * @param ch_ep_num endpoint or host channel number
  769. * @param len Number of bytes to read
  770. * @param dma USB dma enabled or disabled
  771. * This parameter can be one of these values:
  772. * 0 : DMA feature not used
  773. * 1 : DMA feature used
  774. * @retval pointer to destination buffer
  775. */
  776. void *USB_ReadPacket(USB_OTG_GlobalTypeDef *USBx, uint8_t *dest, uint16_t len)
  777. {
  778. uint32_t i=0U;
  779. uint32_t count32b = (len + 3U) / 4U;
  780. for ( i = 0U; i < count32b; i++, dest += 4U )
  781. {
  782. *(__packed uint32_t *)dest = USBx_DFIFO(0U);
  783. }
  784. return ((void *)dest);
  785. }
  786. /**
  787. * @brief USB_EPSetStall : set a stall condition over an EP
  788. * @param USBx Selected device
  789. * @param ep pointer to endpoint structure
  790. * @retval HAL status
  791. */
  792. HAL_StatusTypeDef USB_EPSetStall(USB_OTG_GlobalTypeDef *USBx , USB_OTG_EPTypeDef *ep)
  793. {
  794. if (ep->is_in == 1U)
  795. {
  796. if (((USBx_INEP(ep->num)->DIEPCTL) & USB_OTG_DIEPCTL_EPENA) == 0U)
  797. {
  798. USBx_INEP(ep->num)->DIEPCTL &= ~(USB_OTG_DIEPCTL_EPDIS);
  799. }
  800. USBx_INEP(ep->num)->DIEPCTL |= USB_OTG_DIEPCTL_STALL;
  801. }
  802. else
  803. {
  804. if (((USBx_OUTEP(ep->num)->DOEPCTL) & USB_OTG_DOEPCTL_EPENA) == 0U)
  805. {
  806. USBx_OUTEP(ep->num)->DOEPCTL &= ~(USB_OTG_DOEPCTL_EPDIS);
  807. }
  808. USBx_OUTEP(ep->num)->DOEPCTL |= USB_OTG_DOEPCTL_STALL;
  809. }
  810. return HAL_OK;
  811. }
  812. /**
  813. * @brief USB_EPClearStall : Clear a stall condition over an EP
  814. * @param USBx Selected device
  815. * @param ep pointer to endpoint structure
  816. * @retval HAL status
  817. */
  818. HAL_StatusTypeDef USB_EPClearStall(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  819. {
  820. if (ep->is_in == 1U)
  821. {
  822. USBx_INEP(ep->num)->DIEPCTL &= ~USB_OTG_DIEPCTL_STALL;
  823. if (ep->type == EP_TYPE_INTR || ep->type == EP_TYPE_BULK)
  824. {
  825. USBx_INEP(ep->num)->DIEPCTL |= USB_OTG_DIEPCTL_SD0PID_SEVNFRM; /* DATA0 */
  826. }
  827. }
  828. else
  829. {
  830. USBx_OUTEP(ep->num)->DOEPCTL &= ~USB_OTG_DOEPCTL_STALL;
  831. if (ep->type == EP_TYPE_INTR || ep->type == EP_TYPE_BULK)
  832. {
  833. USBx_OUTEP(ep->num)->DOEPCTL |= USB_OTG_DOEPCTL_SD0PID_SEVNFRM; /* DATA0 */
  834. }
  835. }
  836. return HAL_OK;
  837. }
  838. /**
  839. * @brief USB_StopDevice : Stop the usb device mode
  840. * @param USBx Selected device
  841. * @retval HAL status
  842. */
  843. HAL_StatusTypeDef USB_StopDevice(USB_OTG_GlobalTypeDef *USBx)
  844. {
  845. uint32_t i;
  846. /* Clear Pending interrupt */
  847. for (i = 0U; i < 15U ; i++)
  848. {
  849. USBx_INEP(i)->DIEPINT = 0xFFU;
  850. USBx_OUTEP(i)->DOEPINT = 0xFFU;
  851. }
  852. USBx_DEVICE->DAINT = 0xFFFFFFFFU;
  853. /* Clear interrupt masks */
  854. USBx_DEVICE->DIEPMSK = 0U;
  855. USBx_DEVICE->DOEPMSK = 0U;
  856. USBx_DEVICE->DAINTMSK = 0U;
  857. /* Flush the FIFO */
  858. USB_FlushRxFifo(USBx);
  859. USB_FlushTxFifo(USBx , 0x10U);
  860. return HAL_OK;
  861. }
  862. /**
  863. * @brief USB_SetDevAddress : Stop the usb device mode
  864. * @param USBx Selected device
  865. * @param address new device address to be assigned
  866. * This parameter can be a value from 0 to 255
  867. * @retval HAL status
  868. */
  869. HAL_StatusTypeDef USB_SetDevAddress (USB_OTG_GlobalTypeDef *USBx, uint8_t address)
  870. {
  871. USBx_DEVICE->DCFG &= ~ (USB_OTG_DCFG_DAD);
  872. USBx_DEVICE->DCFG |= (address << 4U) & USB_OTG_DCFG_DAD ;
  873. return HAL_OK;
  874. }
  875. /**
  876. * @brief USB_DevConnect : Connect the USB device by enabling the pull-up/pull-down
  877. * @param USBx Selected device
  878. * @retval HAL status
  879. */
  880. HAL_StatusTypeDef USB_DevConnect (USB_OTG_GlobalTypeDef *USBx)
  881. {
  882. USBx_DEVICE->DCTL &= ~USB_OTG_DCTL_SDIS ;
  883. HAL_Delay(3U);
  884. return HAL_OK;
  885. }
  886. /**
  887. * @brief USB_DevDisconnect : Disconnect the USB device by disabling the pull-up/pull-down
  888. * @param USBx Selected device
  889. * @retval HAL status
  890. */
  891. HAL_StatusTypeDef USB_DevDisconnect (USB_OTG_GlobalTypeDef *USBx)
  892. {
  893. USBx_DEVICE->DCTL |= USB_OTG_DCTL_SDIS ;
  894. HAL_Delay(3U);
  895. return HAL_OK;
  896. }
  897. /**
  898. * @brief USB_ReadInterrupts: return the global USB interrupt status
  899. * @param USBx Selected device
  900. * @retval HAL status
  901. */
  902. uint32_t USB_ReadInterrupts (USB_OTG_GlobalTypeDef *USBx)
  903. {
  904. uint32_t v = 0U;
  905. v = USBx->GINTSTS;
  906. v &= USBx->GINTMSK;
  907. return v;
  908. }
  909. /**
  910. * @brief USB_ReadDevAllOutEpInterrupt: return the USB device OUT endpoints interrupt status
  911. * @param USBx Selected device
  912. * @retval HAL status
  913. */
  914. uint32_t USB_ReadDevAllOutEpInterrupt (USB_OTG_GlobalTypeDef *USBx)
  915. {
  916. uint32_t v;
  917. v = USBx_DEVICE->DAINT;
  918. v &= USBx_DEVICE->DAINTMSK;
  919. return ((v & 0xffff0000U) >> 16U);
  920. }
  921. /**
  922. * @brief USB_ReadDevAllInEpInterrupt: return the USB device IN endpoints interrupt status
  923. * @param USBx Selected device
  924. * @retval HAL status
  925. */
  926. uint32_t USB_ReadDevAllInEpInterrupt (USB_OTG_GlobalTypeDef *USBx)
  927. {
  928. uint32_t v;
  929. v = USBx_DEVICE->DAINT;
  930. v &= USBx_DEVICE->DAINTMSK;
  931. return ((v & 0xFFFFU));
  932. }
  933. /**
  934. * @brief Returns Device OUT EP Interrupt register
  935. * @param USBx Selected device
  936. * @param epnum endpoint number
  937. * This parameter can be a value from 0 to 15
  938. * @retval Device OUT EP Interrupt register
  939. */
  940. uint32_t USB_ReadDevOutEPInterrupt (USB_OTG_GlobalTypeDef *USBx , uint8_t epnum)
  941. {
  942. uint32_t v;
  943. v = USBx_OUTEP(epnum)->DOEPINT;
  944. v &= USBx_DEVICE->DOEPMSK;
  945. return v;
  946. }
  947. /**
  948. * @brief Returns Device IN EP Interrupt register
  949. * @param USBx Selected device
  950. * @param epnum endpoint number
  951. * This parameter can be a value from 0 to 15
  952. * @retval Device IN EP Interrupt register
  953. */
  954. uint32_t USB_ReadDevInEPInterrupt (USB_OTG_GlobalTypeDef *USBx , uint8_t epnum)
  955. {
  956. uint32_t v, msk, emp;
  957. msk = USBx_DEVICE->DIEPMSK;
  958. emp = USBx_DEVICE->DIEPEMPMSK;
  959. msk |= ((emp >> epnum) & 0x1U) << 7U;
  960. v = USBx_INEP(epnum)->DIEPINT & msk;
  961. return v;
  962. }
  963. /**
  964. * @brief USB_ClearInterrupts: clear a USB interrupt
  965. * @param USBx Selected device
  966. * @param interrupt interrupt flag
  967. * @retval None
  968. */
  969. void USB_ClearInterrupts (USB_OTG_GlobalTypeDef *USBx, uint32_t interrupt)
  970. {
  971. USBx->GINTSTS |= interrupt;
  972. }
  973. /**
  974. * @brief Returns USB core mode
  975. * @param USBx Selected device
  976. * @retval return core mode : Host or Device
  977. * This parameter can be one of these values:
  978. * 0 : Host
  979. * 1 : Device
  980. */
  981. uint32_t USB_GetMode(USB_OTG_GlobalTypeDef *USBx)
  982. {
  983. return ((USBx->GINTSTS ) & 0x1U);
  984. }
  985. /**
  986. * @brief Activate EP0 for Setup transactions
  987. * @param USBx Selected device
  988. * @retval HAL status
  989. */
  990. HAL_StatusTypeDef USB_ActivateSetup (USB_OTG_GlobalTypeDef *USBx)
  991. {
  992. /* Set the MPS of the IN EP based on the enumeration speed */
  993. USBx_INEP(0U)->DIEPCTL &= ~USB_OTG_DIEPCTL_MPSIZ;
  994. if((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_LS_PHY_6MHZ)
  995. {
  996. USBx_INEP(0U)->DIEPCTL |= 3U;
  997. }
  998. USBx_DEVICE->DCTL |= USB_OTG_DCTL_CGINAK;
  999. return HAL_OK;
  1000. }
  1001. /**
  1002. * @brief Prepare the EP0 to start the first control setup
  1003. * @param USBx Selected device
  1004. * @param dma USB dma enabled or disabled
  1005. * This parameter can be one of these values:
  1006. * 0 : DMA feature not used
  1007. * 1 : DMA feature used
  1008. * @param psetup pointer to setup packet
  1009. * @retval HAL status
  1010. */
  1011. HAL_StatusTypeDef USB_EP0_OutStart(USB_OTG_GlobalTypeDef *USBx, uint8_t dma, uint8_t *psetup)
  1012. {
  1013. USBx_OUTEP(0U)->DOEPTSIZ = 0U;
  1014. USBx_OUTEP(0U)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_PKTCNT & (1U << 19U)) ;
  1015. USBx_OUTEP(0U)->DOEPTSIZ |= (3U * 8U);
  1016. USBx_OUTEP(0U)->DOEPTSIZ |= USB_OTG_DOEPTSIZ_STUPCNT;
  1017. if (dma == 1U)
  1018. {
  1019. USBx_OUTEP(0U)->DOEPDMA = (uint32_t)psetup;
  1020. /* EP enable */
  1021. USBx_OUTEP(0U)->DOEPCTL = 0x80008000U;
  1022. }
  1023. return HAL_OK;
  1024. }
  1025. /**
  1026. * @brief Reset the USB Core (needed after USB clock settings change)
  1027. * @param USBx Selected device
  1028. * @retval HAL status
  1029. */
  1030. static HAL_StatusTypeDef USB_CoreReset(USB_OTG_GlobalTypeDef *USBx)
  1031. {
  1032. uint32_t count = 0U;
  1033. /* Wait for AHB master IDLE state. */
  1034. do
  1035. {
  1036. if (++count > 200000U)
  1037. {
  1038. return HAL_TIMEOUT;
  1039. }
  1040. }
  1041. while ((USBx->GRSTCTL & USB_OTG_GRSTCTL_AHBIDL) == 0U);
  1042. /* Core Soft Reset */
  1043. count = 0U;
  1044. USBx->GRSTCTL |= USB_OTG_GRSTCTL_CSRST;
  1045. do
  1046. {
  1047. if (++count > 200000U)
  1048. {
  1049. return HAL_TIMEOUT;
  1050. }
  1051. }
  1052. while ((USBx->GRSTCTL & USB_OTG_GRSTCTL_CSRST) == USB_OTG_GRSTCTL_CSRST);
  1053. return HAL_OK;
  1054. }
  1055. /**
  1056. * @brief USB_HostInit : Initializes the USB OTG controller registers
  1057. * for Host mode
  1058. * @param USBx Selected device
  1059. * @param cfg pointer to a USB_OTG_CfgTypeDef structure that contains
  1060. * the configuration information for the specified USBx peripheral.
  1061. * @retval HAL status
  1062. */
  1063. HAL_StatusTypeDef USB_HostInit (USB_OTG_GlobalTypeDef *USBx, USB_OTG_CfgTypeDef cfg)
  1064. {
  1065. uint32_t i;
  1066. /* Restart the Phy Clock */
  1067. USBx_PCGCCTL = 0U;
  1068. /* Activate VBUS Sensing B */
  1069. #if defined(STM32F446xx) || defined(STM32F469xx) || defined(STM32F479xx) || defined(STM32F412Zx) || defined(STM32F412Vx) || \
  1070. defined(STM32F412Rx) || defined(STM32F412Cx) || defined(STM32F413xx) || defined(STM32F423xx)
  1071. USBx->GCCFG |= USB_OTG_GCCFG_VBDEN;
  1072. #else
  1073. USBx->GCCFG &=~ (USB_OTG_GCCFG_VBUSASEN);
  1074. USBx->GCCFG &=~ (USB_OTG_GCCFG_VBUSBSEN);
  1075. USBx->GCCFG |= USB_OTG_GCCFG_NOVBUSSENS;
  1076. #endif /* STM32F446xx || STM32F469xx || STM32F479xx || STM32F412Zx || STM32F412Rx || STM32F412Vx || STM32F412Cx || STM32F413xx || STM32F423xx */
  1077. /* Disable the FS/LS support mode only */
  1078. if((cfg.speed == USB_OTG_SPEED_FULL)&&
  1079. (USBx != USB_OTG_FS))
  1080. {
  1081. USBx_HOST->HCFG |= USB_OTG_HCFG_FSLSS;
  1082. }
  1083. else
  1084. {
  1085. USBx_HOST->HCFG &= ~(USB_OTG_HCFG_FSLSS);
  1086. }
  1087. /* Make sure the FIFOs are flushed. */
  1088. USB_FlushTxFifo(USBx, 0x10U); /* all Tx FIFOs */
  1089. USB_FlushRxFifo(USBx);
  1090. /* Clear all pending HC Interrupts */
  1091. for (i = 0U; i < cfg.Host_channels; i++)
  1092. {
  1093. USBx_HC(i)->HCINT = 0xFFFFFFFFU;
  1094. USBx_HC(i)->HCINTMSK = 0U;
  1095. }
  1096. /* Enable VBUS driving */
  1097. USB_DriveVbus(USBx, 1U);
  1098. HAL_Delay(200U);
  1099. /* Disable all interrupts. */
  1100. USBx->GINTMSK = 0U;
  1101. /* Clear any pending interrupts */
  1102. USBx->GINTSTS = 0xFFFFFFFFU;
  1103. if(USBx == USB_OTG_FS)
  1104. {
  1105. /* set Rx FIFO size */
  1106. USBx->GRXFSIZ = 0x80U;
  1107. USBx->DIEPTXF0_HNPTXFSIZ = (uint32_t )(((0x60U << 16U)& USB_OTG_NPTXFD) | 0x80U);
  1108. USBx->HPTXFSIZ = (uint32_t )(((0x40U << 16U)& USB_OTG_HPTXFSIZ_PTXFD) | 0xE0U);
  1109. }
  1110. else
  1111. {
  1112. /* set Rx FIFO size */
  1113. USBx->GRXFSIZ = 0x200U;
  1114. USBx->DIEPTXF0_HNPTXFSIZ = (uint32_t )(((0x100U << 16U)& USB_OTG_NPTXFD) | 0x200U);
  1115. USBx->HPTXFSIZ = (uint32_t )(((0xE0U << 16U)& USB_OTG_HPTXFSIZ_PTXFD) | 0x300U);
  1116. }
  1117. /* Enable the common interrupts */
  1118. if (cfg.dma_enable == DISABLE)
  1119. {
  1120. USBx->GINTMSK |= USB_OTG_GINTMSK_RXFLVLM;
  1121. }
  1122. /* Enable interrupts matching to the Host mode ONLY */
  1123. USBx->GINTMSK |= (USB_OTG_GINTMSK_PRTIM | USB_OTG_GINTMSK_HCIM |\
  1124. USB_OTG_GINTMSK_SOFM |USB_OTG_GINTSTS_DISCINT|\
  1125. USB_OTG_GINTMSK_PXFRM_IISOOXFRM | USB_OTG_GINTMSK_WUIM);
  1126. return HAL_OK;
  1127. }
  1128. /**
  1129. * @brief USB_InitFSLSPClkSel : Initializes the FSLSPClkSel field of the
  1130. * HCFG register on the PHY type and set the right frame interval
  1131. * @param USBx Selected device
  1132. * @param freq clock frequency
  1133. * This parameter can be one of these values:
  1134. * HCFG_48_MHZ : Full Speed 48 MHz Clock
  1135. * HCFG_6_MHZ : Low Speed 6 MHz Clock
  1136. * @retval HAL status
  1137. */
  1138. HAL_StatusTypeDef USB_InitFSLSPClkSel(USB_OTG_GlobalTypeDef *USBx , uint8_t freq)
  1139. {
  1140. USBx_HOST->HCFG &= ~(USB_OTG_HCFG_FSLSPCS);
  1141. USBx_HOST->HCFG |= (freq & USB_OTG_HCFG_FSLSPCS);
  1142. if (freq == HCFG_48_MHZ)
  1143. {
  1144. USBx_HOST->HFIR = 48000U;
  1145. }
  1146. else if (freq == HCFG_6_MHZ)
  1147. {
  1148. USBx_HOST->HFIR = 6000U;
  1149. }
  1150. return HAL_OK;
  1151. }
  1152. /**
  1153. * @brief USB_OTG_ResetPort : Reset Host Port
  1154. * @param USBx Selected device
  1155. * @retval HAL status
  1156. * @note (1)The application must wait at least 10 ms
  1157. * before clearing the reset bit.
  1158. */
  1159. HAL_StatusTypeDef USB_ResetPort(USB_OTG_GlobalTypeDef *USBx)
  1160. {
  1161. __IO uint32_t hprt0;
  1162. hprt0 = USBx_HPRT0;
  1163. hprt0 &= ~(USB_OTG_HPRT_PENA | USB_OTG_HPRT_PCDET |\
  1164. USB_OTG_HPRT_PENCHNG | USB_OTG_HPRT_POCCHNG );
  1165. USBx_HPRT0 = (USB_OTG_HPRT_PRST | hprt0);
  1166. HAL_Delay (10U); /* See Note #1 */
  1167. USBx_HPRT0 = ((~USB_OTG_HPRT_PRST) & hprt0);
  1168. return HAL_OK;
  1169. }
  1170. /**
  1171. * @brief USB_DriveVbus : activate or de-activate vbus
  1172. * @param state VBUS state
  1173. * This parameter can be one of these values:
  1174. * 0 : VBUS Active
  1175. * 1 : VBUS Inactive
  1176. * @retval HAL status
  1177. */
  1178. HAL_StatusTypeDef USB_DriveVbus (USB_OTG_GlobalTypeDef *USBx, uint8_t state)
  1179. {
  1180. __IO uint32_t hprt0;
  1181. hprt0 = USBx_HPRT0;
  1182. hprt0 &= ~(USB_OTG_HPRT_PENA | USB_OTG_HPRT_PCDET |\
  1183. USB_OTG_HPRT_PENCHNG | USB_OTG_HPRT_POCCHNG );
  1184. if (((hprt0 & USB_OTG_HPRT_PPWR) == 0U) && (state == 1U))
  1185. {
  1186. USBx_HPRT0 = (USB_OTG_HPRT_PPWR | hprt0);
  1187. }
  1188. if (((hprt0 & USB_OTG_HPRT_PPWR) == USB_OTG_HPRT_PPWR) && (state == 0U))
  1189. {
  1190. USBx_HPRT0 = ((~USB_OTG_HPRT_PPWR) & hprt0);
  1191. }
  1192. return HAL_OK;
  1193. }
  1194. /**
  1195. * @brief Return Host Core speed
  1196. * @param USBx Selected device
  1197. * @retval speed : Host speed
  1198. * This parameter can be one of these values:
  1199. * @arg USB_OTG_SPEED_HIGH: High speed mode
  1200. * @arg USB_OTG_SPEED_FULL: Full speed mode
  1201. * @arg USB_OTG_SPEED_LOW: Low speed mode
  1202. */
  1203. uint32_t USB_GetHostSpeed (USB_OTG_GlobalTypeDef *USBx)
  1204. {
  1205. __IO uint32_t hprt0;
  1206. hprt0 = USBx_HPRT0;
  1207. return ((hprt0 & USB_OTG_HPRT_PSPD) >> 17U);
  1208. }
  1209. /**
  1210. * @brief Return Host Current Frame number
  1211. * @param USBx Selected device
  1212. * @retval current frame number
  1213. */
  1214. uint32_t USB_GetCurrentFrame (USB_OTG_GlobalTypeDef *USBx)
  1215. {
  1216. return (USBx_HOST->HFNUM & USB_OTG_HFNUM_FRNUM);
  1217. }
  1218. /**
  1219. * @brief Initialize a host channel
  1220. * @param USBx Selected device
  1221. * @param ch_num Channel number
  1222. * This parameter can be a value from 1 to 15
  1223. * @param epnum Endpoint number
  1224. * This parameter can be a value from 1 to 15
  1225. * @param dev_address Current device address
  1226. * This parameter can be a value from 0 to 255
  1227. * @param speed Current device speed
  1228. * This parameter can be one of these values:
  1229. * @arg USB_OTG_SPEED_HIGH: High speed mode
  1230. * @arg USB_OTG_SPEED_FULL: Full speed mode
  1231. * @arg USB_OTG_SPEED_LOW: Low speed mode
  1232. * @param ep_type Endpoint Type
  1233. * This parameter can be one of these values:
  1234. * @arg EP_TYPE_CTRL: Control type
  1235. * @arg EP_TYPE_ISOC: Isochronous type
  1236. * @arg EP_TYPE_BULK: Bulk type
  1237. * @arg EP_TYPE_INTR: Interrupt type
  1238. * @param mps Max Packet Size
  1239. * This parameter can be a value from 0 to32K
  1240. * @retval HAL state
  1241. */
  1242. HAL_StatusTypeDef USB_HC_Init(USB_OTG_GlobalTypeDef *USBx,
  1243. uint8_t ch_num,
  1244. uint8_t epnum,
  1245. uint8_t dev_address,
  1246. uint8_t speed,
  1247. uint8_t ep_type,
  1248. uint16_t mps)
  1249. {
  1250. /* Clear old interrupt conditions for this host channel. */
  1251. USBx_HC(ch_num)->HCINT = 0xFFFFFFFFU;
  1252. /* Enable channel interrupts required for this transfer. */
  1253. switch (ep_type)
  1254. {
  1255. case EP_TYPE_CTRL:
  1256. case EP_TYPE_BULK:
  1257. USBx_HC(ch_num)->HCINTMSK = USB_OTG_HCINTMSK_XFRCM |\
  1258. USB_OTG_HCINTMSK_STALLM |\
  1259. USB_OTG_HCINTMSK_TXERRM |\
  1260. USB_OTG_HCINTMSK_DTERRM |\
  1261. USB_OTG_HCINTMSK_AHBERR |\
  1262. USB_OTG_HCINTMSK_NAKM ;
  1263. if (epnum & 0x80U)
  1264. {
  1265. USBx_HC(ch_num)->HCINTMSK |= USB_OTG_HCINTMSK_BBERRM;
  1266. }
  1267. else
  1268. {
  1269. if(USBx != USB_OTG_FS)
  1270. {
  1271. USBx_HC(ch_num)->HCINTMSK |= (USB_OTG_HCINTMSK_NYET | USB_OTG_HCINTMSK_ACKM);
  1272. }
  1273. }
  1274. break;
  1275. case EP_TYPE_INTR:
  1276. USBx_HC(ch_num)->HCINTMSK = USB_OTG_HCINTMSK_XFRCM |\
  1277. USB_OTG_HCINTMSK_STALLM |\
  1278. USB_OTG_HCINTMSK_TXERRM |\
  1279. USB_OTG_HCINTMSK_DTERRM |\
  1280. USB_OTG_HCINTMSK_NAKM |\
  1281. USB_OTG_HCINTMSK_AHBERR |\
  1282. USB_OTG_HCINTMSK_FRMORM ;
  1283. if (epnum & 0x80U)
  1284. {
  1285. USBx_HC(ch_num)->HCINTMSK |= USB_OTG_HCINTMSK_BBERRM;
  1286. }
  1287. break;
  1288. case EP_TYPE_ISOC:
  1289. USBx_HC(ch_num)->HCINTMSK = USB_OTG_HCINTMSK_XFRCM |\
  1290. USB_OTG_HCINTMSK_ACKM |\
  1291. USB_OTG_HCINTMSK_AHBERR |\
  1292. USB_OTG_HCINTMSK_FRMORM ;
  1293. if (epnum & 0x80U)
  1294. {
  1295. USBx_HC(ch_num)->HCINTMSK |= (USB_OTG_HCINTMSK_TXERRM | USB_OTG_HCINTMSK_BBERRM);
  1296. }
  1297. break;
  1298. }
  1299. /* Enable the top level host channel interrupt. */
  1300. USBx_HOST->HAINTMSK |= (1 << ch_num);
  1301. /* Make sure host channel interrupts are enabled. */
  1302. USBx->GINTMSK |= USB_OTG_GINTMSK_HCIM;
  1303. /* Program the HCCHAR register */
  1304. USBx_HC(ch_num)->HCCHAR = (((dev_address << 22U) & USB_OTG_HCCHAR_DAD) |\
  1305. (((epnum & 0x7FU)<< 11U) & USB_OTG_HCCHAR_EPNUM)|\
  1306. ((((epnum & 0x80U) == 0x80U)<< 15U) & USB_OTG_HCCHAR_EPDIR)|\
  1307. (((speed == USB_OTG_SPEED_LOW)<< 17U) & USB_OTG_HCCHAR_LSDEV)|\
  1308. ((ep_type << 18U) & USB_OTG_HCCHAR_EPTYP)|\
  1309. (mps & USB_OTG_HCCHAR_MPSIZ));
  1310. if (ep_type == EP_TYPE_INTR)
  1311. {
  1312. USBx_HC(ch_num)->HCCHAR |= USB_OTG_HCCHAR_ODDFRM ;
  1313. }
  1314. return HAL_OK;
  1315. }
  1316. /**
  1317. * @brief Start a transfer over a host channel
  1318. * @param USBx Selected device
  1319. * @param hc pointer to host channel structure
  1320. * @param dma USB dma enabled or disabled
  1321. * This parameter can be one of these values:
  1322. * 0 : DMA feature not used
  1323. * 1 : DMA feature used
  1324. * @retval HAL state
  1325. */
  1326. #if defined (__CC_ARM) /*!< ARM Compiler */
  1327. #pragma O0
  1328. #elif defined (__GNUC__) /*!< GNU Compiler */
  1329. #pragma GCC optimize ("O0")
  1330. #endif /* __CC_ARM */
  1331. HAL_StatusTypeDef USB_HC_StartXfer(USB_OTG_GlobalTypeDef *USBx, USB_OTG_HCTypeDef *hc, uint8_t dma)
  1332. {
  1333. uint8_t is_oddframe = 0;
  1334. uint16_t len_words = 0;
  1335. uint16_t num_packets = 0;
  1336. uint16_t max_hc_pkt_count = 256;
  1337. uint32_t tmpreg = 0U;
  1338. if((USBx != USB_OTG_FS) && (hc->speed == USB_OTG_SPEED_HIGH))
  1339. {
  1340. if((dma == 0) && (hc->do_ping == 1U))
  1341. {
  1342. USB_DoPing(USBx, hc->ch_num);
  1343. return HAL_OK;
  1344. }
  1345. else if(dma == 1)
  1346. {
  1347. USBx_HC(hc->ch_num)->HCINTMSK &= ~(USB_OTG_HCINTMSK_NYET | USB_OTG_HCINTMSK_ACKM);
  1348. hc->do_ping = 0U;
  1349. }
  1350. }
  1351. /* Compute the expected number of packets associated to the transfer */
  1352. if (hc->xfer_len > 0U)
  1353. {
  1354. num_packets = (hc->xfer_len + hc->max_packet - 1U) / hc->max_packet;
  1355. if (num_packets > max_hc_pkt_count)
  1356. {
  1357. num_packets = max_hc_pkt_count;
  1358. hc->xfer_len = num_packets * hc->max_packet;
  1359. }
  1360. }
  1361. else
  1362. {
  1363. num_packets = 1;
  1364. }
  1365. if (hc->ep_is_in)
  1366. {
  1367. hc->xfer_len = num_packets * hc->max_packet;
  1368. }
  1369. /* Initialize the HCTSIZn register */
  1370. USBx_HC(hc->ch_num)->HCTSIZ = (((hc->xfer_len) & USB_OTG_HCTSIZ_XFRSIZ)) |\
  1371. ((num_packets << 19U) & USB_OTG_HCTSIZ_PKTCNT) |\
  1372. (((hc->data_pid) << 29U) & USB_OTG_HCTSIZ_DPID);
  1373. if (dma)
  1374. {
  1375. /* xfer_buff MUST be 32-bits aligned */
  1376. USBx_HC(hc->ch_num)->HCDMA = (uint32_t)hc->xfer_buff;
  1377. }
  1378. is_oddframe = (USBx_HOST->HFNUM & 0x01) ? 0 : 1;
  1379. USBx_HC(hc->ch_num)->HCCHAR &= ~USB_OTG_HCCHAR_ODDFRM;
  1380. USBx_HC(hc->ch_num)->HCCHAR |= (is_oddframe << 29);
  1381. /* Set host channel enable */
  1382. tmpreg = USBx_HC(hc->ch_num)->HCCHAR;
  1383. tmpreg &= ~USB_OTG_HCCHAR_CHDIS;
  1384. tmpreg |= USB_OTG_HCCHAR_CHENA;
  1385. USBx_HC(hc->ch_num)->HCCHAR = tmpreg;
  1386. if (dma == 0) /* Slave mode */
  1387. {
  1388. if((hc->ep_is_in == 0U) && (hc->xfer_len > 0U))
  1389. {
  1390. switch(hc->ep_type)
  1391. {
  1392. /* Non periodic transfer */
  1393. case EP_TYPE_CTRL:
  1394. case EP_TYPE_BULK:
  1395. len_words = (hc->xfer_len + 3) / 4;
  1396. /* check if there is enough space in FIFO space */
  1397. if(len_words > (USBx->HNPTXSTS & 0xFFFF))
  1398. {
  1399. /* need to process data in nptxfempty interrupt */
  1400. USBx->GINTMSK |= USB_OTG_GINTMSK_NPTXFEM;
  1401. }
  1402. break;
  1403. /* Periodic transfer */
  1404. case EP_TYPE_INTR:
  1405. case EP_TYPE_ISOC:
  1406. len_words = (hc->xfer_len + 3) / 4;
  1407. /* check if there is enough space in FIFO space */
  1408. if(len_words > (USBx_HOST->HPTXSTS & 0xFFFF)) /* split the transfer */
  1409. {
  1410. /* need to process data in ptxfempty interrupt */
  1411. USBx->GINTMSK |= USB_OTG_GINTMSK_PTXFEM;
  1412. }
  1413. break;
  1414. default:
  1415. break;
  1416. }
  1417. /* Write packet into the Tx FIFO. */
  1418. USB_WritePacket(USBx, hc->xfer_buff, hc->ch_num, hc->xfer_len, 0);
  1419. }
  1420. }
  1421. return HAL_OK;
  1422. }
  1423. /**
  1424. * @brief Read all host channel interrupts status
  1425. * @param USBx Selected device
  1426. * @retval HAL state
  1427. */
  1428. uint32_t USB_HC_ReadInterrupt (USB_OTG_GlobalTypeDef *USBx)
  1429. {
  1430. return ((USBx_HOST->HAINT) & 0xFFFFU);
  1431. }
  1432. /**
  1433. * @brief Halt a host channel
  1434. * @param USBx Selected device
  1435. * @param hc_num Host Channel number
  1436. * This parameter can be a value from 1 to 15
  1437. * @retval HAL state
  1438. */
  1439. HAL_StatusTypeDef USB_HC_Halt(USB_OTG_GlobalTypeDef *USBx , uint8_t hc_num)
  1440. {
  1441. uint32_t count = 0U;
  1442. /* Check for space in the request queue to issue the halt. */
  1443. if (((((USBx_HC(hc_num)->HCCHAR) & USB_OTG_HCCHAR_EPTYP) >> 18) == HCCHAR_CTRL) || (((((USBx_HC(hc_num)->HCCHAR) &
  1444. USB_OTG_HCCHAR_EPTYP) >> 18) == HCCHAR_BULK)))
  1445. {
  1446. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHDIS;
  1447. if ((USBx->HNPTXSTS & 0xFF0000U) == 0U)
  1448. {
  1449. USBx_HC(hc_num)->HCCHAR &= ~USB_OTG_HCCHAR_CHENA;
  1450. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHENA;
  1451. do
  1452. {
  1453. if (++count > 1000U)
  1454. {
  1455. break;
  1456. }
  1457. }
  1458. while ((USBx_HC(hc_num)->HCCHAR & USB_OTG_HCCHAR_CHENA) == USB_OTG_HCCHAR_CHENA);
  1459. }
  1460. else
  1461. {
  1462. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHENA;
  1463. }
  1464. }
  1465. else
  1466. {
  1467. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHDIS;
  1468. if ((USBx_HOST->HPTXSTS & 0xFFFFU) == 0U)
  1469. {
  1470. USBx_HC(hc_num)->HCCHAR &= ~USB_OTG_HCCHAR_CHENA;
  1471. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHENA;
  1472. do
  1473. {
  1474. if (++count > 1000U)
  1475. {
  1476. break;
  1477. }
  1478. }
  1479. while ((USBx_HC(hc_num)->HCCHAR & USB_OTG_HCCHAR_CHENA) == USB_OTG_HCCHAR_CHENA);
  1480. }
  1481. else
  1482. {
  1483. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHENA;
  1484. }
  1485. }
  1486. return HAL_OK;
  1487. }
  1488. /**
  1489. * @brief Initiate Do Ping protocol
  1490. * @param USBx Selected device
  1491. * @param hc_num Host Channel number
  1492. * This parameter can be a value from 1 to 15
  1493. * @retval HAL state
  1494. */
  1495. HAL_StatusTypeDef USB_DoPing(USB_OTG_GlobalTypeDef *USBx , uint8_t ch_num)
  1496. {
  1497. uint8_t num_packets = 1U;
  1498. uint32_t tmpreg = 0U;
  1499. USBx_HC(ch_num)->HCTSIZ = ((num_packets << 19U) & USB_OTG_HCTSIZ_PKTCNT) |\
  1500. USB_OTG_HCTSIZ_DOPING;
  1501. /* Set host channel enable */
  1502. tmpreg = USBx_HC(ch_num)->HCCHAR;
  1503. tmpreg &= ~USB_OTG_HCCHAR_CHDIS;
  1504. tmpreg |= USB_OTG_HCCHAR_CHENA;
  1505. USBx_HC(ch_num)->HCCHAR = tmpreg;
  1506. return HAL_OK;
  1507. }
  1508. /**
  1509. * @brief Stop Host Core
  1510. * @param USBx Selected device
  1511. * @retval HAL state
  1512. */
  1513. HAL_StatusTypeDef USB_StopHost(USB_OTG_GlobalTypeDef *USBx)
  1514. {
  1515. uint8_t i;
  1516. uint32_t count = 0U;
  1517. uint32_t value;
  1518. USB_DisableGlobalInt(USBx);
  1519. /* Flush FIFO */
  1520. USB_FlushTxFifo(USBx, 0x10U);
  1521. USB_FlushRxFifo(USBx);
  1522. /* Flush out any leftover queued requests. */
  1523. for (i = 0; i <= 15; i++)
  1524. {
  1525. value = USBx_HC(i)->HCCHAR ;
  1526. value |= USB_OTG_HCCHAR_CHDIS;
  1527. value &= ~USB_OTG_HCCHAR_CHENA;
  1528. value &= ~USB_OTG_HCCHAR_EPDIR;
  1529. USBx_HC(i)->HCCHAR = value;
  1530. }
  1531. /* Halt all channels to put them into a known state. */
  1532. for (i = 0; i <= 15; i++)
  1533. {
  1534. value = USBx_HC(i)->HCCHAR ;
  1535. value |= USB_OTG_HCCHAR_CHDIS;
  1536. value |= USB_OTG_HCCHAR_CHENA;
  1537. value &= ~USB_OTG_HCCHAR_EPDIR;
  1538. USBx_HC(i)->HCCHAR = value;
  1539. do
  1540. {
  1541. if (++count > 1000U)
  1542. {
  1543. break;
  1544. }
  1545. }
  1546. while ((USBx_HC(i)->HCCHAR & USB_OTG_HCCHAR_CHENA) == USB_OTG_HCCHAR_CHENA);
  1547. }
  1548. /* Clear any pending Host interrupts */
  1549. USBx_HOST->HAINT = 0xFFFFFFFFU;
  1550. USBx->GINTSTS = 0xFFFFFFFFU;
  1551. USB_EnableGlobalInt(USBx);
  1552. return HAL_OK;
  1553. }
  1554. /**
  1555. * @}
  1556. */
  1557. #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx || STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx ||
  1558. STM32F401xC || STM32F401xE || STM32F411xE || STM32F446xx || STM32F469xx || STM32F479xx || STM32F412Zx || STM32F412Rx ||
  1559. STM32F412Vx || STM32F412Cx || STM32F413xx || STM32F423xx */
  1560. #endif /* defined(HAL_PCD_MODULE_ENABLED) || defined(HAL_HCD_MODULE_ENABLED) */
  1561. /**
  1562. * @}
  1563. */
  1564. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/