stm32f4xx_ll_rcc.c 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677
  1. /**
  2. ******************************************************************************
  3. * @file stm32f4xx_ll_rcc.c
  4. * @author MCD Application Team
  5. * @brief RCC LL module driver.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  10. *
  11. * Redistribution and use in source and binary forms, with or without modification,
  12. * are permitted provided that the following conditions are met:
  13. * 1. Redistributions of source code must retain the above copyright notice,
  14. * this list of conditions and the following disclaimer.
  15. * 2. Redistributions in binary form must reproduce the above copyright notice,
  16. * this list of conditions and the following disclaimer in the documentation
  17. * and/or other materials provided with the distribution.
  18. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  19. * may be used to endorse or promote products derived from this software
  20. * without specific prior written permission.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  23. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  24. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  25. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  26. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  27. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  28. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  29. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  30. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  31. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. ******************************************************************************
  34. */
  35. #if defined(USE_FULL_LL_DRIVER)
  36. /* Includes ------------------------------------------------------------------*/
  37. #include "stm32f4xx_ll_rcc.h"
  38. #ifdef USE_FULL_ASSERT
  39. #include "stm32_assert.h"
  40. #else
  41. #define assert_param(expr) ((void)0U)
  42. #endif
  43. /** @addtogroup STM32F4xx_LL_Driver
  44. * @{
  45. */
  46. #if defined(RCC)
  47. /** @addtogroup RCC_LL
  48. * @{
  49. */
  50. /* Private types -------------------------------------------------------------*/
  51. /* Private variables ---------------------------------------------------------*/
  52. /* Private constants ---------------------------------------------------------*/
  53. /* Private macros ------------------------------------------------------------*/
  54. /** @addtogroup RCC_LL_Private_Macros
  55. * @{
  56. */
  57. #if defined(FMPI2C1)
  58. #define IS_LL_RCC_FMPI2C_CLKSOURCE(__VALUE__) ((__VALUE__) == LL_RCC_FMPI2C1_CLKSOURCE)
  59. #endif /* FMPI2C1 */
  60. #if defined(LPTIM1)
  61. #define IS_LL_RCC_LPTIM_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_LPTIM1_CLKSOURCE))
  62. #endif /* LPTIM1 */
  63. #if defined(SAI1)
  64. #if defined(RCC_DCKCFGR_SAI1SRC)
  65. #define IS_LL_RCC_SAI_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_SAI1_CLKSOURCE) \
  66. || ((__VALUE__) == LL_RCC_SAI2_CLKSOURCE))
  67. #elif defined(RCC_DCKCFGR_SAI1ASRC)
  68. #define IS_LL_RCC_SAI_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_SAI1_A_CLKSOURCE) \
  69. || ((__VALUE__) == LL_RCC_SAI1_B_CLKSOURCE))
  70. #endif /* RCC_DCKCFGR_SAI1SRC */
  71. #endif /* SAI1 */
  72. #if defined(SDIO)
  73. #define IS_LL_RCC_SDIO_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_SDIO_CLKSOURCE))
  74. #endif /* SDIO */
  75. #if defined(RNG)
  76. #define IS_LL_RCC_RNG_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_RNG_CLKSOURCE))
  77. #endif /* RNG */
  78. #if defined(USB_OTG_FS) || defined(USB_OTG_HS)
  79. #define IS_LL_RCC_USB_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_USB_CLKSOURCE))
  80. #endif /* USB_OTG_FS || USB_OTG_HS */
  81. #if defined(DFSDM2_Channel0)
  82. #define IS_LL_RCC_DFSDM_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_DFSDM1_CLKSOURCE))
  83. #define IS_LL_RCC_DFSDM_AUDIO_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_DFSDM1_AUDIO_CLKSOURCE) \
  84. || ((__VALUE__) == LL_RCC_DFSDM2_AUDIO_CLKSOURCE))
  85. #elif defined(DFSDM1_Channel0)
  86. #define IS_LL_RCC_DFSDM_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_DFSDM1_CLKSOURCE))
  87. #define IS_LL_RCC_DFSDM_AUDIO_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_DFSDM1_AUDIO_CLKSOURCE))
  88. #endif /* DFSDM2_Channel0 */
  89. #if defined(RCC_DCKCFGR_I2S2SRC)
  90. #define IS_LL_RCC_I2S_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_I2S1_CLKSOURCE) \
  91. || ((__VALUE__) == LL_RCC_I2S2_CLKSOURCE))
  92. #else
  93. #define IS_LL_RCC_I2S_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_I2S1_CLKSOURCE))
  94. #endif /* RCC_DCKCFGR_I2S2SRC */
  95. #if defined(CEC)
  96. #define IS_LL_RCC_CEC_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_CEC_CLKSOURCE))
  97. #endif /* CEC */
  98. #if defined(DSI)
  99. #define IS_LL_RCC_DSI_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_DSI_CLKSOURCE))
  100. #endif /* DSI */
  101. #if defined(LTDC)
  102. #define IS_LL_RCC_LTDC_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_LTDC_CLKSOURCE))
  103. #endif /* LTDC */
  104. #if defined(SPDIFRX)
  105. #define IS_LL_RCC_SPDIFRX_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_SPDIFRX1_CLKSOURCE))
  106. #endif /* SPDIFRX */
  107. /**
  108. * @}
  109. */
  110. /* Private function prototypes -----------------------------------------------*/
  111. /** @defgroup RCC_LL_Private_Functions RCC Private functions
  112. * @{
  113. */
  114. uint32_t RCC_GetSystemClockFreq(void);
  115. uint32_t RCC_GetHCLKClockFreq(uint32_t SYSCLK_Frequency);
  116. uint32_t RCC_GetPCLK1ClockFreq(uint32_t HCLK_Frequency);
  117. uint32_t RCC_GetPCLK2ClockFreq(uint32_t HCLK_Frequency);
  118. uint32_t RCC_PLL_GetFreqDomain_SYS(uint32_t SYSCLK_Source);
  119. uint32_t RCC_PLL_GetFreqDomain_48M(void);
  120. #if defined(RCC_DCKCFGR_I2SSRC) || defined(RCC_DCKCFGR_I2S1SRC)
  121. uint32_t RCC_PLL_GetFreqDomain_I2S(void);
  122. #endif /* RCC_DCKCFGR_I2SSRC || RCC_DCKCFGR_I2S1SRC */
  123. #if defined(SPDIFRX)
  124. uint32_t RCC_PLL_GetFreqDomain_SPDIFRX(void);
  125. #endif /* SPDIFRX */
  126. #if defined(RCC_PLLCFGR_PLLR)
  127. #if defined(SAI1)
  128. uint32_t RCC_PLL_GetFreqDomain_SAI(void);
  129. #endif /* SAI1 */
  130. #endif /* RCC_PLLCFGR_PLLR */
  131. #if defined(DSI)
  132. uint32_t RCC_PLL_GetFreqDomain_DSI(void);
  133. #endif /* DSI */
  134. #if defined(RCC_PLLSAI_SUPPORT)
  135. uint32_t RCC_PLLSAI_GetFreqDomain_SAI(void);
  136. #if defined(RCC_PLLSAICFGR_PLLSAIP)
  137. uint32_t RCC_PLLSAI_GetFreqDomain_48M(void);
  138. #endif /* RCC_PLLSAICFGR_PLLSAIP */
  139. #if defined(LTDC)
  140. uint32_t RCC_PLLSAI_GetFreqDomain_LTDC(void);
  141. #endif /* LTDC */
  142. #endif /* RCC_PLLSAI_SUPPORT */
  143. #if defined(RCC_PLLI2S_SUPPORT)
  144. uint32_t RCC_PLLI2S_GetFreqDomain_I2S(void);
  145. #if defined(RCC_PLLI2SCFGR_PLLI2SQ) && !defined(RCC_DCKCFGR_PLLI2SDIVQ)
  146. uint32_t RCC_PLLI2S_GetFreqDomain_48M(void);
  147. #endif /* RCC_PLLI2SCFGR_PLLI2SQ && !RCC_DCKCFGR_PLLI2SDIVQ */
  148. #if defined(SAI1)
  149. uint32_t RCC_PLLI2S_GetFreqDomain_SAI(void);
  150. #endif /* SAI1 */
  151. #if defined(SPDIFRX)
  152. uint32_t RCC_PLLI2S_GetFreqDomain_SPDIFRX(void);
  153. #endif /* SPDIFRX */
  154. #endif /* RCC_PLLI2S_SUPPORT */
  155. /**
  156. * @}
  157. */
  158. /* Exported functions --------------------------------------------------------*/
  159. /** @addtogroup RCC_LL_Exported_Functions
  160. * @{
  161. */
  162. /** @addtogroup RCC_LL_EF_Init
  163. * @{
  164. */
  165. /**
  166. * @brief Reset the RCC clock configuration to the default reset state.
  167. * @note The default reset state of the clock configuration is given below:
  168. * - HSI ON and used as system clock source
  169. * - HSE and PLL OFF
  170. * - AHB, APB1 and APB2 prescaler set to 1.
  171. * - CSS, MCO OFF
  172. * - All interrupts disabled
  173. * @note This function doesn't modify the configuration of the
  174. * - Peripheral clocks
  175. * - LSI, LSE and RTC clocks
  176. * @retval An ErrorStatus enumeration value:
  177. * - SUCCESS: RCC registers are de-initialized
  178. * - ERROR: not applicable
  179. */
  180. ErrorStatus LL_RCC_DeInit(void)
  181. {
  182. uint32_t vl_mask = 0U;
  183. /* Set HSION bit */
  184. LL_RCC_HSI_Enable();
  185. /* Wait for HSI READY bit */
  186. while(LL_RCC_HSI_IsReady() != 1U)
  187. {}
  188. /* Reset CFGR register */
  189. LL_RCC_WriteReg(CFGR, 0x00000000U);
  190. vl_mask = 0xFFFFFFFFU;
  191. /* Reset HSEON, PLLSYSON bits */
  192. CLEAR_BIT(vl_mask, (RCC_CR_HSEON | RCC_CR_HSEBYP | RCC_CR_PLLON | RCC_CR_CSSON));
  193. #if defined(RCC_PLLSAI_SUPPORT)
  194. /* Reset PLLSAION bit */
  195. CLEAR_BIT(vl_mask, RCC_CR_PLLSAION);
  196. #endif /* RCC_PLLSAI_SUPPORT */
  197. #if defined(RCC_PLLI2S_SUPPORT)
  198. /* Reset PLLI2SON bit */
  199. CLEAR_BIT(vl_mask, RCC_CR_PLLI2SON);
  200. #endif /* RCC_PLLI2S_SUPPORT */
  201. /* Write new mask in CR register */
  202. LL_RCC_WriteReg(CR, vl_mask);
  203. /* Set HSITRIM bits to the reset value*/
  204. LL_RCC_HSI_SetCalibTrimming(0x10U);
  205. /* Wait for PLL READY bit to be reset */
  206. while(LL_RCC_PLL_IsReady() != 0U)
  207. {}
  208. /* Reset PLLCFGR register */
  209. LL_RCC_WriteReg(PLLCFGR, RCC_PLLCFGR_RST_VALUE);
  210. #if defined(RCC_PLLI2S_SUPPORT)
  211. /* Reset PLLI2SCFGR register */
  212. LL_RCC_WriteReg(PLLI2SCFGR, RCC_PLLI2SCFGR_RST_VALUE);
  213. #endif /* RCC_PLLI2S_SUPPORT */
  214. #if defined(RCC_PLLSAI_SUPPORT)
  215. /* Reset PLLSAICFGR register */
  216. LL_RCC_WriteReg(PLLSAICFGR, RCC_PLLSAICFGR_RST_VALUE);
  217. #endif /* RCC_PLLSAI_SUPPORT */
  218. /* Disable all interrupts */
  219. CLEAR_BIT(RCC->CIR, RCC_CIR_LSIRDYIE | RCC_CIR_LSERDYIE | RCC_CIR_HSIRDYIE | RCC_CIR_HSERDYIE | RCC_CIR_PLLRDYIE);
  220. #if defined(RCC_CIR_PLLI2SRDYIE)
  221. CLEAR_BIT(RCC->CIR, RCC_CIR_PLLI2SRDYIE);
  222. #endif /* RCC_CIR_PLLI2SRDYIE */
  223. #if defined(RCC_CIR_PLLSAIRDYIE)
  224. CLEAR_BIT(RCC->CIR, RCC_CIR_PLLSAIRDYIE);
  225. #endif /* RCC_CIR_PLLSAIRDYIE */
  226. /* Clear all interrupt flags */
  227. SET_BIT(RCC->CIR, RCC_CIR_LSIRDYC | RCC_CIR_LSERDYC | RCC_CIR_HSIRDYC | RCC_CIR_HSERDYC | RCC_CIR_PLLRDYC | RCC_CIR_CSSC);
  228. #if defined(RCC_CIR_PLLI2SRDYC)
  229. SET_BIT(RCC->CIR, RCC_CIR_PLLI2SRDYC);
  230. #endif /* RCC_CIR_PLLI2SRDYC */
  231. #if defined(RCC_CIR_PLLSAIRDYC)
  232. SET_BIT(RCC->CIR, RCC_CIR_PLLSAIRDYC);
  233. #endif /* RCC_CIR_PLLSAIRDYC */
  234. /* Clear LSION bit */
  235. CLEAR_BIT(RCC->CSR, RCC_CSR_LSION);
  236. /* Reset all CSR flags */
  237. SET_BIT(RCC->CSR, RCC_CSR_RMVF);
  238. return SUCCESS;
  239. }
  240. /**
  241. * @}
  242. */
  243. /** @addtogroup RCC_LL_EF_Get_Freq
  244. * @brief Return the frequencies of different on chip clocks; System, AHB, APB1 and APB2 buses clocks
  245. * and different peripheral clocks available on the device.
  246. * @note If SYSCLK source is HSI, function returns values based on HSI_VALUE(**)
  247. * @note If SYSCLK source is HSE, function returns values based on HSE_VALUE(***)
  248. * @note If SYSCLK source is PLL, function returns values based on HSE_VALUE(***)
  249. * or HSI_VALUE(**) multiplied/divided by the PLL factors.
  250. * @note (**) HSI_VALUE is a constant defined in this file (default value
  251. * 16 MHz) but the real value may vary depending on the variations
  252. * in voltage and temperature.
  253. * @note (***) HSE_VALUE is a constant defined in this file (default value
  254. * 25 MHz), user has to ensure that HSE_VALUE is same as the real
  255. * frequency of the crystal used. Otherwise, this function may
  256. * have wrong result.
  257. * @note The result of this function could be incorrect when using fractional
  258. * value for HSE crystal.
  259. * @note This function can be used by the user application to compute the
  260. * baud-rate for the communication peripherals or configure other parameters.
  261. * @{
  262. */
  263. /**
  264. * @brief Return the frequencies of different on chip clocks; System, AHB, APB1 and APB2 buses clocks
  265. * @note Each time SYSCLK, HCLK, PCLK1 and/or PCLK2 clock changes, this function
  266. * must be called to update structure fields. Otherwise, any
  267. * configuration based on this function will be incorrect.
  268. * @param RCC_Clocks pointer to a @ref LL_RCC_ClocksTypeDef structure which will hold the clocks frequencies
  269. * @retval None
  270. */
  271. void LL_RCC_GetSystemClocksFreq(LL_RCC_ClocksTypeDef *RCC_Clocks)
  272. {
  273. /* Get SYSCLK frequency */
  274. RCC_Clocks->SYSCLK_Frequency = RCC_GetSystemClockFreq();
  275. /* HCLK clock frequency */
  276. RCC_Clocks->HCLK_Frequency = RCC_GetHCLKClockFreq(RCC_Clocks->SYSCLK_Frequency);
  277. /* PCLK1 clock frequency */
  278. RCC_Clocks->PCLK1_Frequency = RCC_GetPCLK1ClockFreq(RCC_Clocks->HCLK_Frequency);
  279. /* PCLK2 clock frequency */
  280. RCC_Clocks->PCLK2_Frequency = RCC_GetPCLK2ClockFreq(RCC_Clocks->HCLK_Frequency);
  281. }
  282. #if defined(FMPI2C1)
  283. /**
  284. * @brief Return FMPI2Cx clock frequency
  285. * @param FMPI2CxSource This parameter can be one of the following values:
  286. * @arg @ref LL_RCC_FMPI2C1_CLKSOURCE
  287. * @retval FMPI2C clock frequency (in Hz)
  288. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that HSI oscillator is not ready
  289. */
  290. uint32_t LL_RCC_GetFMPI2CClockFreq(uint32_t FMPI2CxSource)
  291. {
  292. uint32_t FMPI2C_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  293. /* Check parameter */
  294. assert_param(IS_LL_RCC_FMPI2C_CLKSOURCE(FMPI2CxSource));
  295. if (FMPI2CxSource == LL_RCC_FMPI2C1_CLKSOURCE)
  296. {
  297. /* FMPI2C1 CLK clock frequency */
  298. switch (LL_RCC_GetFMPI2CClockSource(FMPI2CxSource))
  299. {
  300. case LL_RCC_FMPI2C1_CLKSOURCE_SYSCLK: /* FMPI2C1 Clock is System Clock */
  301. FMPI2C_frequency = RCC_GetSystemClockFreq();
  302. break;
  303. case LL_RCC_FMPI2C1_CLKSOURCE_HSI: /* FMPI2C1 Clock is HSI Osc. */
  304. if (LL_RCC_HSI_IsReady())
  305. {
  306. FMPI2C_frequency = HSI_VALUE;
  307. }
  308. break;
  309. case LL_RCC_FMPI2C1_CLKSOURCE_PCLK1: /* FMPI2C1 Clock is PCLK1 */
  310. default:
  311. FMPI2C_frequency = RCC_GetPCLK1ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  312. break;
  313. }
  314. }
  315. return FMPI2C_frequency;
  316. }
  317. #endif /* FMPI2C1 */
  318. /**
  319. * @brief Return I2Sx clock frequency
  320. * @param I2SxSource This parameter can be one of the following values:
  321. * @arg @ref LL_RCC_I2S1_CLKSOURCE
  322. * @arg @ref LL_RCC_I2S2_CLKSOURCE (*)
  323. *
  324. * (*) value not defined in all devices.
  325. * @retval I2S clock frequency (in Hz)
  326. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator is not ready
  327. */
  328. uint32_t LL_RCC_GetI2SClockFreq(uint32_t I2SxSource)
  329. {
  330. uint32_t i2s_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  331. /* Check parameter */
  332. assert_param(IS_LL_RCC_I2S_CLKSOURCE(I2SxSource));
  333. if (I2SxSource == LL_RCC_I2S1_CLKSOURCE)
  334. {
  335. /* I2S1 CLK clock frequency */
  336. switch (LL_RCC_GetI2SClockSource(I2SxSource))
  337. {
  338. #if defined(RCC_PLLI2S_SUPPORT)
  339. case LL_RCC_I2S1_CLKSOURCE_PLLI2S: /* I2S1 Clock is PLLI2S */
  340. if (LL_RCC_PLLI2S_IsReady())
  341. {
  342. i2s_frequency = RCC_PLLI2S_GetFreqDomain_I2S();
  343. }
  344. break;
  345. #endif /* RCC_PLLI2S_SUPPORT */
  346. #if defined(RCC_DCKCFGR_I2SSRC) || defined(RCC_DCKCFGR_I2S1SRC)
  347. case LL_RCC_I2S1_CLKSOURCE_PLL: /* I2S1 Clock is PLL */
  348. if (LL_RCC_PLL_IsReady())
  349. {
  350. i2s_frequency = RCC_PLL_GetFreqDomain_I2S();
  351. }
  352. break;
  353. case LL_RCC_I2S1_CLKSOURCE_PLLSRC: /* I2S1 Clock is PLL Main source */
  354. switch (LL_RCC_PLL_GetMainSource())
  355. {
  356. case LL_RCC_PLLSOURCE_HSE: /* I2S1 Clock is HSE Osc. */
  357. if (LL_RCC_HSE_IsReady())
  358. {
  359. i2s_frequency = HSE_VALUE;
  360. }
  361. break;
  362. case LL_RCC_PLLSOURCE_HSI: /* I2S1 Clock is HSI Osc. */
  363. default:
  364. if (LL_RCC_HSI_IsReady())
  365. {
  366. i2s_frequency = HSI_VALUE;
  367. }
  368. break;
  369. }
  370. break;
  371. #endif /* RCC_DCKCFGR_I2SSRC || RCC_DCKCFGR_I2S1SRC */
  372. case LL_RCC_I2S1_CLKSOURCE_PIN: /* I2S1 Clock is External clock */
  373. default:
  374. i2s_frequency = EXTERNAL_CLOCK_VALUE;
  375. break;
  376. }
  377. }
  378. #if defined(RCC_DCKCFGR_I2S2SRC)
  379. else
  380. {
  381. /* I2S2 CLK clock frequency */
  382. switch (LL_RCC_GetI2SClockSource(I2SxSource))
  383. {
  384. case LL_RCC_I2S2_CLKSOURCE_PLLI2S: /* I2S2 Clock is PLLI2S */
  385. if (LL_RCC_PLLI2S_IsReady())
  386. {
  387. i2s_frequency = RCC_PLLI2S_GetFreqDomain_I2S();
  388. }
  389. break;
  390. case LL_RCC_I2S2_CLKSOURCE_PLL: /* I2S2 Clock is PLL */
  391. if (LL_RCC_PLL_IsReady())
  392. {
  393. i2s_frequency = RCC_PLL_GetFreqDomain_I2S();
  394. }
  395. break;
  396. case LL_RCC_I2S2_CLKSOURCE_PLLSRC: /* I2S2 Clock is PLL Main source */
  397. switch (LL_RCC_PLL_GetMainSource())
  398. {
  399. case LL_RCC_PLLSOURCE_HSE: /* I2S2 Clock is HSE Osc. */
  400. if (LL_RCC_HSE_IsReady())
  401. {
  402. i2s_frequency = HSE_VALUE;
  403. }
  404. break;
  405. case LL_RCC_PLLSOURCE_HSI: /* I2S2 Clock is HSI Osc. */
  406. default:
  407. if (LL_RCC_HSI_IsReady())
  408. {
  409. i2s_frequency = HSI_VALUE;
  410. }
  411. break;
  412. }
  413. break;
  414. case LL_RCC_I2S2_CLKSOURCE_PIN: /* I2S2 Clock is External clock */
  415. default:
  416. i2s_frequency = EXTERNAL_CLOCK_VALUE;
  417. break;
  418. }
  419. }
  420. #endif /* RCC_DCKCFGR_I2S2SRC */
  421. return i2s_frequency;
  422. }
  423. #if defined(LPTIM1)
  424. /**
  425. * @brief Return LPTIMx clock frequency
  426. * @param LPTIMxSource This parameter can be one of the following values:
  427. * @arg @ref LL_RCC_LPTIM1_CLKSOURCE
  428. * @retval LPTIM clock frequency (in Hz)
  429. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator (HSI, LSI or LSE) is not ready
  430. */
  431. uint32_t LL_RCC_GetLPTIMClockFreq(uint32_t LPTIMxSource)
  432. {
  433. uint32_t lptim_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  434. /* Check parameter */
  435. assert_param(IS_LL_RCC_LPTIM_CLKSOURCE(LPTIMxSource));
  436. if (LPTIMxSource == LL_RCC_LPTIM1_CLKSOURCE)
  437. {
  438. /* LPTIM1CLK clock frequency */
  439. switch (LL_RCC_GetLPTIMClockSource(LPTIMxSource))
  440. {
  441. case LL_RCC_LPTIM1_CLKSOURCE_LSI: /* LPTIM1 Clock is LSI Osc. */
  442. if (LL_RCC_LSI_IsReady())
  443. {
  444. lptim_frequency = LSI_VALUE;
  445. }
  446. break;
  447. case LL_RCC_LPTIM1_CLKSOURCE_HSI: /* LPTIM1 Clock is HSI Osc. */
  448. if (LL_RCC_HSI_IsReady())
  449. {
  450. lptim_frequency = HSI_VALUE;
  451. }
  452. break;
  453. case LL_RCC_LPTIM1_CLKSOURCE_LSE: /* LPTIM1 Clock is LSE Osc. */
  454. if (LL_RCC_LSE_IsReady())
  455. {
  456. lptim_frequency = LSE_VALUE;
  457. }
  458. break;
  459. case LL_RCC_LPTIM1_CLKSOURCE_PCLK1: /* LPTIM1 Clock is PCLK1 */
  460. default:
  461. lptim_frequency = RCC_GetPCLK1ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  462. break;
  463. }
  464. }
  465. return lptim_frequency;
  466. }
  467. #endif /* LPTIM1 */
  468. #if defined(SAI1)
  469. /**
  470. * @brief Return SAIx clock frequency
  471. * @param SAIxSource This parameter can be one of the following values:
  472. * @arg @ref LL_RCC_SAI1_CLKSOURCE (*)
  473. * @arg @ref LL_RCC_SAI2_CLKSOURCE (*)
  474. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE (*)
  475. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE (*)
  476. *
  477. * (*) value not defined in all devices.
  478. * @retval SAI clock frequency (in Hz)
  479. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator is not ready
  480. */
  481. uint32_t LL_RCC_GetSAIClockFreq(uint32_t SAIxSource)
  482. {
  483. uint32_t sai_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  484. /* Check parameter */
  485. assert_param(IS_LL_RCC_SAI_CLKSOURCE(SAIxSource));
  486. #if defined(RCC_DCKCFGR_SAI1SRC)
  487. if ((SAIxSource == LL_RCC_SAI1_CLKSOURCE) || (SAIxSource == LL_RCC_SAI2_CLKSOURCE))
  488. {
  489. /* SAI1CLK clock frequency */
  490. switch (LL_RCC_GetSAIClockSource(SAIxSource))
  491. {
  492. case LL_RCC_SAI1_CLKSOURCE_PLLSAI: /* PLLSAI clock used as SAI1 clock source */
  493. case LL_RCC_SAI2_CLKSOURCE_PLLSAI: /* PLLSAI clock used as SAI2 clock source */
  494. if (LL_RCC_PLLSAI_IsReady())
  495. {
  496. sai_frequency = RCC_PLLSAI_GetFreqDomain_SAI();
  497. }
  498. break;
  499. case LL_RCC_SAI1_CLKSOURCE_PLLI2S: /* PLLI2S clock used as SAI1 clock source */
  500. case LL_RCC_SAI2_CLKSOURCE_PLLI2S: /* PLLI2S clock used as SAI2 clock source */
  501. if (LL_RCC_PLLI2S_IsReady())
  502. {
  503. sai_frequency = RCC_PLLI2S_GetFreqDomain_SAI();
  504. }
  505. break;
  506. case LL_RCC_SAI1_CLKSOURCE_PLL: /* PLL clock used as SAI1 clock source */
  507. case LL_RCC_SAI2_CLKSOURCE_PLL: /* PLL clock used as SAI2 clock source */
  508. if (LL_RCC_PLL_IsReady())
  509. {
  510. sai_frequency = RCC_PLL_GetFreqDomain_SAI();
  511. }
  512. break;
  513. case LL_RCC_SAI2_CLKSOURCE_PLLSRC:
  514. switch (LL_RCC_PLL_GetMainSource())
  515. {
  516. case LL_RCC_PLLSOURCE_HSE: /* HSE clock used as SAI2 clock source */
  517. if (LL_RCC_HSE_IsReady())
  518. {
  519. sai_frequency = HSE_VALUE;
  520. }
  521. break;
  522. case LL_RCC_PLLSOURCE_HSI: /* HSI clock used as SAI2 clock source */
  523. default:
  524. if (LL_RCC_HSI_IsReady())
  525. {
  526. sai_frequency = HSI_VALUE;
  527. }
  528. break;
  529. }
  530. break;
  531. case LL_RCC_SAI1_CLKSOURCE_PIN: /* External input clock used as SAI1 clock source */
  532. default:
  533. sai_frequency = EXTERNAL_CLOCK_VALUE;
  534. break;
  535. }
  536. }
  537. #endif /* RCC_DCKCFGR_SAI1SRC */
  538. #if defined(RCC_DCKCFGR_SAI1ASRC)
  539. if ((SAIxSource == LL_RCC_SAI1_A_CLKSOURCE) || (SAIxSource == LL_RCC_SAI1_B_CLKSOURCE))
  540. {
  541. /* SAI1CLK clock frequency */
  542. switch (LL_RCC_GetSAIClockSource(SAIxSource))
  543. {
  544. #if defined(RCC_PLLSAI_SUPPORT)
  545. case LL_RCC_SAI1_A_CLKSOURCE_PLLSAI: /* PLLSAI clock used as SAI1 Block A clock source */
  546. case LL_RCC_SAI1_B_CLKSOURCE_PLLSAI: /* PLLSAI clock used as SAI1 Block B clock source */
  547. if (LL_RCC_PLLSAI_IsReady())
  548. {
  549. sai_frequency = RCC_PLLSAI_GetFreqDomain_SAI();
  550. }
  551. break;
  552. #endif /* RCC_PLLSAI_SUPPORT */
  553. case LL_RCC_SAI1_A_CLKSOURCE_PLLI2S: /* PLLI2S clock used as SAI1 Block A clock source */
  554. case LL_RCC_SAI1_B_CLKSOURCE_PLLI2S: /* PLLI2S clock used as SAI1 Block B clock source */
  555. if (LL_RCC_PLLI2S_IsReady())
  556. {
  557. sai_frequency = RCC_PLLI2S_GetFreqDomain_SAI();
  558. }
  559. break;
  560. #if defined(RCC_SAI1A_PLLSOURCE_SUPPORT)
  561. case LL_RCC_SAI1_A_CLKSOURCE_PLL: /* PLL clock used as SAI1 Block A clock source */
  562. case LL_RCC_SAI1_B_CLKSOURCE_PLL: /* PLL clock used as SAI1 Block B clock source */
  563. if (LL_RCC_PLL_IsReady())
  564. {
  565. sai_frequency = RCC_PLL_GetFreqDomain_SAI();
  566. }
  567. break;
  568. case LL_RCC_SAI1_A_CLKSOURCE_PLLSRC:
  569. case LL_RCC_SAI1_B_CLKSOURCE_PLLSRC:
  570. switch (LL_RCC_PLL_GetMainSource())
  571. {
  572. case LL_RCC_PLLSOURCE_HSE: /* HSE clock used as SAI1 Block A or B clock source */
  573. if (LL_RCC_HSE_IsReady())
  574. {
  575. sai_frequency = HSE_VALUE;
  576. }
  577. break;
  578. case LL_RCC_PLLSOURCE_HSI: /* HSI clock used as SAI1 Block A or B clock source */
  579. default:
  580. if (LL_RCC_HSI_IsReady())
  581. {
  582. sai_frequency = HSI_VALUE;
  583. }
  584. break;
  585. }
  586. break;
  587. #endif /* RCC_SAI1A_PLLSOURCE_SUPPORT */
  588. case LL_RCC_SAI1_A_CLKSOURCE_PIN: /* External input clock used as SAI1 Block A clock source */
  589. case LL_RCC_SAI1_B_CLKSOURCE_PIN: /* External input clock used as SAI1 Block B clock source */
  590. default:
  591. sai_frequency = EXTERNAL_CLOCK_VALUE;
  592. break;
  593. }
  594. }
  595. #endif /* RCC_DCKCFGR_SAI1ASRC */
  596. return sai_frequency;
  597. }
  598. #endif /* SAI1 */
  599. #if defined(SDIO)
  600. /**
  601. * @brief Return SDIOx clock frequency
  602. * @param SDIOxSource This parameter can be one of the following values:
  603. * @arg @ref LL_RCC_SDIO_CLKSOURCE
  604. * @retval SDIO clock frequency (in Hz)
  605. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator is not ready
  606. */
  607. uint32_t LL_RCC_GetSDIOClockFreq(uint32_t SDIOxSource)
  608. {
  609. uint32_t SDIO_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  610. /* Check parameter */
  611. assert_param(IS_LL_RCC_SDIO_CLKSOURCE(SDIOxSource));
  612. if (SDIOxSource == LL_RCC_SDIO_CLKSOURCE)
  613. {
  614. #if defined(RCC_DCKCFGR_SDIOSEL) || defined(RCC_DCKCFGR2_SDIOSEL)
  615. /* SDIOCLK clock frequency */
  616. switch (LL_RCC_GetSDIOClockSource(SDIOxSource))
  617. {
  618. case LL_RCC_SDIO_CLKSOURCE_PLL48CLK: /* PLL48M clock used as SDIO clock source */
  619. switch (LL_RCC_GetCK48MClockSource(LL_RCC_CK48M_CLKSOURCE))
  620. {
  621. case LL_RCC_CK48M_CLKSOURCE_PLL: /* PLL clock used as 48Mhz domain clock */
  622. if (LL_RCC_PLL_IsReady())
  623. {
  624. SDIO_frequency = RCC_PLL_GetFreqDomain_48M();
  625. }
  626. break;
  627. #if defined(RCC_PLLSAI_SUPPORT)
  628. case LL_RCC_CK48M_CLKSOURCE_PLLSAI: /* PLLSAI clock used as 48Mhz domain clock */
  629. default:
  630. if (LL_RCC_PLLSAI_IsReady())
  631. {
  632. SDIO_frequency = RCC_PLLSAI_GetFreqDomain_48M();
  633. }
  634. break;
  635. #endif /* RCC_PLLSAI_SUPPORT */
  636. #if defined(RCC_PLLI2SCFGR_PLLI2SQ) && !defined(RCC_DCKCFGR_PLLI2SDIVQ)
  637. case LL_RCC_CK48M_CLKSOURCE_PLLI2S: /* PLLI2S clock used as 48Mhz domain clock */
  638. default:
  639. if (LL_RCC_PLLI2S_IsReady())
  640. {
  641. SDIO_frequency = RCC_PLLI2S_GetFreqDomain_48M();
  642. }
  643. break;
  644. #endif /* RCC_PLLI2SCFGR_PLLI2SQ && !RCC_DCKCFGR_PLLI2SDIVQ */
  645. }
  646. break;
  647. case LL_RCC_SDIO_CLKSOURCE_SYSCLK: /* PLL clock used as SDIO clock source */
  648. default:
  649. SDIO_frequency = RCC_GetSystemClockFreq();
  650. break;
  651. }
  652. #else
  653. /* PLL clock used as 48Mhz domain clock */
  654. if (LL_RCC_PLL_IsReady())
  655. {
  656. SDIO_frequency = RCC_PLL_GetFreqDomain_48M();
  657. }
  658. #endif /* RCC_DCKCFGR_SDIOSEL || RCC_DCKCFGR2_SDIOSEL */
  659. }
  660. return SDIO_frequency;
  661. }
  662. #endif /* SDIO */
  663. #if defined(RNG)
  664. /**
  665. * @brief Return RNGx clock frequency
  666. * @param RNGxSource This parameter can be one of the following values:
  667. * @arg @ref LL_RCC_RNG_CLKSOURCE
  668. * @retval RNG clock frequency (in Hz)
  669. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator is not ready
  670. */
  671. uint32_t LL_RCC_GetRNGClockFreq(uint32_t RNGxSource)
  672. {
  673. uint32_t rng_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  674. /* Check parameter */
  675. assert_param(IS_LL_RCC_RNG_CLKSOURCE(RNGxSource));
  676. #if defined(RCC_DCKCFGR_CK48MSEL) || defined(RCC_DCKCFGR2_CK48MSEL)
  677. /* RNGCLK clock frequency */
  678. switch (LL_RCC_GetRNGClockSource(RNGxSource))
  679. {
  680. #if defined(RCC_PLLI2SCFGR_PLLI2SQ) && !defined(RCC_DCKCFGR_PLLI2SDIVQ)
  681. case LL_RCC_RNG_CLKSOURCE_PLLI2S: /* PLLI2S clock used as RNG clock source */
  682. if (LL_RCC_PLLI2S_IsReady())
  683. {
  684. rng_frequency = RCC_PLLI2S_GetFreqDomain_48M();
  685. }
  686. break;
  687. #endif /* RCC_PLLI2SCFGR_PLLI2SQ && !RCC_DCKCFGR_PLLI2SDIVQ */
  688. #if defined(RCC_PLLSAI_SUPPORT)
  689. case LL_RCC_RNG_CLKSOURCE_PLLSAI: /* PLLSAI clock used as RNG clock source */
  690. if (LL_RCC_PLLSAI_IsReady())
  691. {
  692. rng_frequency = RCC_PLLSAI_GetFreqDomain_48M();
  693. }
  694. break;
  695. #endif /* RCC_PLLSAI_SUPPORT */
  696. case LL_RCC_RNG_CLKSOURCE_PLL: /* PLL clock used as RNG clock source */
  697. default:
  698. if (LL_RCC_PLL_IsReady())
  699. {
  700. rng_frequency = RCC_PLL_GetFreqDomain_48M();
  701. }
  702. break;
  703. }
  704. #else
  705. /* PLL clock used as RNG clock source */
  706. if (LL_RCC_PLL_IsReady())
  707. {
  708. rng_frequency = RCC_PLL_GetFreqDomain_48M();
  709. }
  710. #endif /* RCC_DCKCFGR_CK48MSEL || RCC_DCKCFGR2_CK48MSEL */
  711. return rng_frequency;
  712. }
  713. #endif /* RNG */
  714. #if defined(CEC)
  715. /**
  716. * @brief Return CEC clock frequency
  717. * @param CECxSource This parameter can be one of the following values:
  718. * @arg @ref LL_RCC_CEC_CLKSOURCE
  719. * @retval CEC clock frequency (in Hz)
  720. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator (HSI or LSE) is not ready
  721. */
  722. uint32_t LL_RCC_GetCECClockFreq(uint32_t CECxSource)
  723. {
  724. uint32_t cec_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  725. /* Check parameter */
  726. assert_param(IS_LL_RCC_CEC_CLKSOURCE(CECxSource));
  727. /* CECCLK clock frequency */
  728. switch (LL_RCC_GetCECClockSource(CECxSource))
  729. {
  730. case LL_RCC_CEC_CLKSOURCE_LSE: /* CEC Clock is LSE Osc. */
  731. if (LL_RCC_LSE_IsReady())
  732. {
  733. cec_frequency = LSE_VALUE;
  734. }
  735. break;
  736. case LL_RCC_CEC_CLKSOURCE_HSI_DIV488: /* CEC Clock is HSI Osc. */
  737. default:
  738. if (LL_RCC_HSI_IsReady())
  739. {
  740. cec_frequency = HSI_VALUE/488U;
  741. }
  742. break;
  743. }
  744. return cec_frequency;
  745. }
  746. #endif /* CEC */
  747. #if defined(USB_OTG_FS) || defined(USB_OTG_HS)
  748. /**
  749. * @brief Return USBx clock frequency
  750. * @param USBxSource This parameter can be one of the following values:
  751. * @arg @ref LL_RCC_USB_CLKSOURCE
  752. * @retval USB clock frequency (in Hz)
  753. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator is not ready
  754. */
  755. uint32_t LL_RCC_GetUSBClockFreq(uint32_t USBxSource)
  756. {
  757. uint32_t usb_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  758. /* Check parameter */
  759. assert_param(IS_LL_RCC_USB_CLKSOURCE(USBxSource));
  760. #if defined(RCC_DCKCFGR_CK48MSEL) || defined(RCC_DCKCFGR2_CK48MSEL)
  761. /* USBCLK clock frequency */
  762. switch (LL_RCC_GetUSBClockSource(USBxSource))
  763. {
  764. #if defined(RCC_PLLI2SCFGR_PLLI2SQ) && !defined(RCC_DCKCFGR_PLLI2SDIVQ)
  765. case LL_RCC_USB_CLKSOURCE_PLLI2S: /* PLLI2S clock used as USB clock source */
  766. if (LL_RCC_PLLI2S_IsReady())
  767. {
  768. usb_frequency = RCC_PLLI2S_GetFreqDomain_48M();
  769. }
  770. break;
  771. #endif /* RCC_PLLI2SCFGR_PLLI2SQ && !RCC_DCKCFGR_PLLI2SDIVQ */
  772. #if defined(RCC_PLLSAI_SUPPORT)
  773. case LL_RCC_USB_CLKSOURCE_PLLSAI: /* PLLSAI clock used as USB clock source */
  774. if (LL_RCC_PLLSAI_IsReady())
  775. {
  776. usb_frequency = RCC_PLLSAI_GetFreqDomain_48M();
  777. }
  778. break;
  779. #endif /* RCC_PLLSAI_SUPPORT */
  780. case LL_RCC_USB_CLKSOURCE_PLL: /* PLL clock used as USB clock source */
  781. default:
  782. if (LL_RCC_PLL_IsReady())
  783. {
  784. usb_frequency = RCC_PLL_GetFreqDomain_48M();
  785. }
  786. break;
  787. }
  788. #else
  789. /* PLL clock used as USB clock source */
  790. if (LL_RCC_PLL_IsReady())
  791. {
  792. usb_frequency = RCC_PLL_GetFreqDomain_48M();
  793. }
  794. #endif /* RCC_DCKCFGR_CK48MSEL || RCC_DCKCFGR2_CK48MSEL */
  795. return usb_frequency;
  796. }
  797. #endif /* USB_OTG_FS || USB_OTG_HS */
  798. #if defined(DFSDM1_Channel0)
  799. /**
  800. * @brief Return DFSDMx clock frequency
  801. * @param DFSDMxSource This parameter can be one of the following values:
  802. * @arg @ref LL_RCC_DFSDM1_CLKSOURCE
  803. * @arg @ref LL_RCC_DFSDM2_CLKSOURCE (*)
  804. *
  805. * (*) value not defined in all devices.
  806. * @retval DFSDM clock frequency (in Hz)
  807. */
  808. uint32_t LL_RCC_GetDFSDMClockFreq(uint32_t DFSDMxSource)
  809. {
  810. uint32_t dfsdm_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  811. /* Check parameter */
  812. assert_param(IS_LL_RCC_DFSDM_CLKSOURCE(DFSDMxSource));
  813. if (DFSDMxSource == LL_RCC_DFSDM1_CLKSOURCE)
  814. {
  815. /* DFSDM1CLK clock frequency */
  816. switch (LL_RCC_GetDFSDMClockSource(DFSDMxSource))
  817. {
  818. case LL_RCC_DFSDM1_CLKSOURCE_SYSCLK: /* DFSDM1 Clock is SYSCLK */
  819. dfsdm_frequency = RCC_GetSystemClockFreq();
  820. break;
  821. case LL_RCC_DFSDM1_CLKSOURCE_PCLK2: /* DFSDM1 Clock is PCLK2 */
  822. default:
  823. dfsdm_frequency = RCC_GetPCLK2ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  824. break;
  825. }
  826. }
  827. #if defined(DFSDM2_Channel0)
  828. else
  829. {
  830. /* DFSDM2CLK clock frequency */
  831. switch (LL_RCC_GetDFSDMClockSource(DFSDMxSource))
  832. {
  833. case LL_RCC_DFSDM2_CLKSOURCE_SYSCLK: /* DFSDM2 Clock is SYSCLK */
  834. dfsdm_frequency = RCC_GetSystemClockFreq();
  835. break;
  836. case LL_RCC_DFSDM2_CLKSOURCE_PCLK2: /* DFSDM2 Clock is PCLK2 */
  837. default:
  838. dfsdm_frequency = RCC_GetPCLK2ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  839. break;
  840. }
  841. }
  842. #endif /* DFSDM2_Channel0 */
  843. return dfsdm_frequency;
  844. }
  845. /**
  846. * @brief Return DFSDMx Audio clock frequency
  847. * @param DFSDMxSource This parameter can be one of the following values:
  848. * @arg @ref LL_RCC_DFSDM1_AUDIO_CLKSOURCE
  849. * @arg @ref LL_RCC_DFSDM2_AUDIO_CLKSOURCE (*)
  850. *
  851. * (*) value not defined in all devices.
  852. * @retval DFSDM clock frequency (in Hz)
  853. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator is not ready
  854. */
  855. uint32_t LL_RCC_GetDFSDMAudioClockFreq(uint32_t DFSDMxSource)
  856. {
  857. uint32_t dfsdm_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  858. /* Check parameter */
  859. assert_param(IS_LL_RCC_DFSDM_AUDIO_CLKSOURCE(DFSDMxSource));
  860. if (DFSDMxSource == LL_RCC_DFSDM1_AUDIO_CLKSOURCE)
  861. {
  862. /* DFSDM1CLK clock frequency */
  863. switch (LL_RCC_GetDFSDMAudioClockSource(DFSDMxSource))
  864. {
  865. case LL_RCC_DFSDM1_AUDIO_CLKSOURCE_I2S1: /* I2S1 clock used as DFSDM1 clock */
  866. dfsdm_frequency = LL_RCC_GetI2SClockFreq(LL_RCC_I2S1_CLKSOURCE);
  867. break;
  868. case LL_RCC_DFSDM1_AUDIO_CLKSOURCE_I2S2: /* I2S2 clock used as DFSDM1 clock */
  869. default:
  870. dfsdm_frequency = LL_RCC_GetI2SClockFreq(LL_RCC_I2S2_CLKSOURCE);
  871. break;
  872. }
  873. }
  874. #if defined(DFSDM2_Channel0)
  875. else
  876. {
  877. /* DFSDM2CLK clock frequency */
  878. switch (LL_RCC_GetDFSDMAudioClockSource(DFSDMxSource))
  879. {
  880. case LL_RCC_DFSDM2_AUDIO_CLKSOURCE_I2S1: /* I2S1 clock used as DFSDM2 clock */
  881. dfsdm_frequency = LL_RCC_GetI2SClockFreq(LL_RCC_I2S1_CLKSOURCE);
  882. break;
  883. case LL_RCC_DFSDM2_AUDIO_CLKSOURCE_I2S2: /* I2S2 clock used as DFSDM2 clock */
  884. default:
  885. dfsdm_frequency = LL_RCC_GetI2SClockFreq(LL_RCC_I2S2_CLKSOURCE);
  886. break;
  887. }
  888. }
  889. #endif /* DFSDM2_Channel0 */
  890. return dfsdm_frequency;
  891. }
  892. #endif /* DFSDM1_Channel0 */
  893. #if defined(DSI)
  894. /**
  895. * @brief Return DSI clock frequency
  896. * @param DSIxSource This parameter can be one of the following values:
  897. * @arg @ref LL_RCC_DSI_CLKSOURCE
  898. * @retval DSI clock frequency (in Hz)
  899. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator is not ready
  900. * - @ref LL_RCC_PERIPH_FREQUENCY_NA indicates that external clock is used
  901. */
  902. uint32_t LL_RCC_GetDSIClockFreq(uint32_t DSIxSource)
  903. {
  904. uint32_t dsi_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  905. /* Check parameter */
  906. assert_param(IS_LL_RCC_DSI_CLKSOURCE(DSIxSource));
  907. /* DSICLK clock frequency */
  908. switch (LL_RCC_GetDSIClockSource(DSIxSource))
  909. {
  910. case LL_RCC_DSI_CLKSOURCE_PLL: /* DSI Clock is PLL Osc. */
  911. if (LL_RCC_PLL_IsReady())
  912. {
  913. dsi_frequency = RCC_PLL_GetFreqDomain_DSI();
  914. }
  915. break;
  916. case LL_RCC_DSI_CLKSOURCE_PHY: /* DSI Clock is DSI physical clock. */
  917. default:
  918. dsi_frequency = LL_RCC_PERIPH_FREQUENCY_NA;
  919. break;
  920. }
  921. return dsi_frequency;
  922. }
  923. #endif /* DSI */
  924. #if defined(LTDC)
  925. /**
  926. * @brief Return LTDC clock frequency
  927. * @param LTDCxSource This parameter can be one of the following values:
  928. * @arg @ref LL_RCC_LTDC_CLKSOURCE
  929. * @retval LTDC clock frequency (in Hz)
  930. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator PLLSAI is not ready
  931. */
  932. uint32_t LL_RCC_GetLTDCClockFreq(uint32_t LTDCxSource)
  933. {
  934. uint32_t ltdc_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  935. /* Check parameter */
  936. assert_param(IS_LL_RCC_LTDC_CLKSOURCE(LTDCxSource));
  937. if (LL_RCC_PLLSAI_IsReady())
  938. {
  939. ltdc_frequency = RCC_PLLSAI_GetFreqDomain_LTDC();
  940. }
  941. return ltdc_frequency;
  942. }
  943. #endif /* LTDC */
  944. #if defined(SPDIFRX)
  945. /**
  946. * @brief Return SPDIFRX clock frequency
  947. * @param SPDIFRXxSource This parameter can be one of the following values:
  948. * @arg @ref LL_RCC_SPDIFRX1_CLKSOURCE
  949. * @retval SPDIFRX clock frequency (in Hz)
  950. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator is not ready
  951. */
  952. uint32_t LL_RCC_GetSPDIFRXClockFreq(uint32_t SPDIFRXxSource)
  953. {
  954. uint32_t spdifrx_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  955. /* Check parameter */
  956. assert_param(IS_LL_RCC_SPDIFRX_CLKSOURCE(SPDIFRXxSource));
  957. /* SPDIFRX1CLK clock frequency */
  958. switch (LL_RCC_GetSPDIFRXClockSource(SPDIFRXxSource))
  959. {
  960. case LL_RCC_SPDIFRX1_CLKSOURCE_PLLI2S: /* SPDIFRX Clock is PLLI2S Osc. */
  961. if (LL_RCC_PLLI2S_IsReady())
  962. {
  963. spdifrx_frequency = RCC_PLLI2S_GetFreqDomain_SPDIFRX();
  964. }
  965. break;
  966. case LL_RCC_SPDIFRX1_CLKSOURCE_PLL: /* SPDIFRX Clock is PLL Osc. */
  967. default:
  968. if (LL_RCC_PLL_IsReady())
  969. {
  970. spdifrx_frequency = RCC_PLL_GetFreqDomain_SPDIFRX();
  971. }
  972. break;
  973. }
  974. return spdifrx_frequency;
  975. }
  976. #endif /* SPDIFRX */
  977. /**
  978. * @}
  979. */
  980. /**
  981. * @}
  982. */
  983. /** @addtogroup RCC_LL_Private_Functions
  984. * @{
  985. */
  986. /**
  987. * @brief Return SYSTEM clock frequency
  988. * @retval SYSTEM clock frequency (in Hz)
  989. */
  990. uint32_t RCC_GetSystemClockFreq(void)
  991. {
  992. uint32_t frequency = 0U;
  993. /* Get SYSCLK source -------------------------------------------------------*/
  994. switch (LL_RCC_GetSysClkSource())
  995. {
  996. case LL_RCC_SYS_CLKSOURCE_STATUS_HSI: /* HSI used as system clock source */
  997. frequency = HSI_VALUE;
  998. break;
  999. case LL_RCC_SYS_CLKSOURCE_STATUS_HSE: /* HSE used as system clock source */
  1000. frequency = HSE_VALUE;
  1001. break;
  1002. case LL_RCC_SYS_CLKSOURCE_STATUS_PLL: /* PLL used as system clock source */
  1003. frequency = RCC_PLL_GetFreqDomain_SYS(LL_RCC_SYS_CLKSOURCE_STATUS_PLL);
  1004. break;
  1005. #if defined(RCC_PLLR_SYSCLK_SUPPORT)
  1006. case LL_RCC_SYS_CLKSOURCE_STATUS_PLLR: /* PLLR used as system clock source */
  1007. frequency = RCC_PLL_GetFreqDomain_SYS(LL_RCC_SYS_CLKSOURCE_STATUS_PLLR);
  1008. break;
  1009. #endif /* RCC_PLLR_SYSCLK_SUPPORT */
  1010. default:
  1011. frequency = HSI_VALUE;
  1012. break;
  1013. }
  1014. return frequency;
  1015. }
  1016. /**
  1017. * @brief Return HCLK clock frequency
  1018. * @param SYSCLK_Frequency SYSCLK clock frequency
  1019. * @retval HCLK clock frequency (in Hz)
  1020. */
  1021. uint32_t RCC_GetHCLKClockFreq(uint32_t SYSCLK_Frequency)
  1022. {
  1023. /* HCLK clock frequency */
  1024. return __LL_RCC_CALC_HCLK_FREQ(SYSCLK_Frequency, LL_RCC_GetAHBPrescaler());
  1025. }
  1026. /**
  1027. * @brief Return PCLK1 clock frequency
  1028. * @param HCLK_Frequency HCLK clock frequency
  1029. * @retval PCLK1 clock frequency (in Hz)
  1030. */
  1031. uint32_t RCC_GetPCLK1ClockFreq(uint32_t HCLK_Frequency)
  1032. {
  1033. /* PCLK1 clock frequency */
  1034. return __LL_RCC_CALC_PCLK1_FREQ(HCLK_Frequency, LL_RCC_GetAPB1Prescaler());
  1035. }
  1036. /**
  1037. * @brief Return PCLK2 clock frequency
  1038. * @param HCLK_Frequency HCLK clock frequency
  1039. * @retval PCLK2 clock frequency (in Hz)
  1040. */
  1041. uint32_t RCC_GetPCLK2ClockFreq(uint32_t HCLK_Frequency)
  1042. {
  1043. /* PCLK2 clock frequency */
  1044. return __LL_RCC_CALC_PCLK2_FREQ(HCLK_Frequency, LL_RCC_GetAPB2Prescaler());
  1045. }
  1046. /**
  1047. * @brief Return PLL clock frequency used for system domain
  1048. * @param SYSCLK_Source System clock source
  1049. * @retval PLL clock frequency (in Hz)
  1050. */
  1051. uint32_t RCC_PLL_GetFreqDomain_SYS(uint32_t SYSCLK_Source)
  1052. {
  1053. uint32_t pllinputfreq = 0U, pllsource = 0U, plloutputfreq = 0U;
  1054. /* PLL_VCO = (HSE_VALUE or HSI_VALUE / PLLM) * PLLN
  1055. SYSCLK = PLL_VCO / (PLLP or PLLR)
  1056. */
  1057. pllsource = LL_RCC_PLL_GetMainSource();
  1058. switch (pllsource)
  1059. {
  1060. case LL_RCC_PLLSOURCE_HSI: /* HSI used as PLL clock source */
  1061. pllinputfreq = HSI_VALUE;
  1062. break;
  1063. case LL_RCC_PLLSOURCE_HSE: /* HSE used as PLL clock source */
  1064. pllinputfreq = HSE_VALUE;
  1065. break;
  1066. default:
  1067. pllinputfreq = HSI_VALUE;
  1068. break;
  1069. }
  1070. if (SYSCLK_Source == LL_RCC_SYS_CLKSOURCE_STATUS_PLL)
  1071. {
  1072. plloutputfreq = __LL_RCC_CALC_PLLCLK_FREQ(pllinputfreq, LL_RCC_PLL_GetDivider(),
  1073. LL_RCC_PLL_GetN(), LL_RCC_PLL_GetP());
  1074. }
  1075. #if defined(RCC_PLLR_SYSCLK_SUPPORT)
  1076. else
  1077. {
  1078. plloutputfreq = __LL_RCC_CALC_PLLRCLK_FREQ(pllinputfreq, LL_RCC_PLL_GetDivider(),
  1079. LL_RCC_PLL_GetN(), LL_RCC_PLL_GetR());
  1080. }
  1081. #endif /* RCC_PLLR_SYSCLK_SUPPORT */
  1082. return plloutputfreq;
  1083. }
  1084. /**
  1085. * @brief Return PLL clock frequency used for 48 MHz domain
  1086. * @retval PLL clock frequency (in Hz)
  1087. */
  1088. uint32_t RCC_PLL_GetFreqDomain_48M(void)
  1089. {
  1090. uint32_t pllinputfreq = 0U, pllsource = 0U;
  1091. /* PLL_VCO = (HSE_VALUE or HSI_VALUE / PLLM ) * PLLN
  1092. 48M Domain clock = PLL_VCO / PLLQ
  1093. */
  1094. pllsource = LL_RCC_PLL_GetMainSource();
  1095. switch (pllsource)
  1096. {
  1097. case LL_RCC_PLLSOURCE_HSI: /* HSI used as PLL clock source */
  1098. pllinputfreq = HSI_VALUE;
  1099. break;
  1100. case LL_RCC_PLLSOURCE_HSE: /* HSE used as PLL clock source */
  1101. pllinputfreq = HSE_VALUE;
  1102. break;
  1103. default:
  1104. pllinputfreq = HSI_VALUE;
  1105. break;
  1106. }
  1107. return __LL_RCC_CALC_PLLCLK_48M_FREQ(pllinputfreq, LL_RCC_PLL_GetDivider(),
  1108. LL_RCC_PLL_GetN(), LL_RCC_PLL_GetQ());
  1109. }
  1110. #if defined(DSI)
  1111. /**
  1112. * @brief Return PLL clock frequency used for DSI clock
  1113. * @retval PLL clock frequency (in Hz)
  1114. */
  1115. uint32_t RCC_PLL_GetFreqDomain_DSI(void)
  1116. {
  1117. uint32_t pllinputfreq = 0U, pllsource = 0U;
  1118. /* PLL_VCO = (HSE_VALUE or HSI_VALUE / PLLM) * PLLN
  1119. DSICLK = PLL_VCO / PLLR
  1120. */
  1121. pllsource = LL_RCC_PLL_GetMainSource();
  1122. switch (pllsource)
  1123. {
  1124. case LL_RCC_PLLSOURCE_HSE: /* HSE used as PLL clock source */
  1125. pllinputfreq = HSE_VALUE;
  1126. break;
  1127. case LL_RCC_PLLSOURCE_HSI: /* HSI used as PLL clock source */
  1128. default:
  1129. pllinputfreq = HSI_VALUE;
  1130. break;
  1131. }
  1132. return __LL_RCC_CALC_PLLCLK_DSI_FREQ(pllinputfreq, LL_RCC_PLL_GetDivider(),
  1133. LL_RCC_PLL_GetN(), LL_RCC_PLL_GetR());
  1134. }
  1135. #endif /* DSI */
  1136. #if defined(RCC_DCKCFGR_I2SSRC) || defined(RCC_DCKCFGR_I2S1SRC)
  1137. /**
  1138. * @brief Return PLL clock frequency used for I2S clock
  1139. * @retval PLL clock frequency (in Hz)
  1140. */
  1141. uint32_t RCC_PLL_GetFreqDomain_I2S(void)
  1142. {
  1143. uint32_t pllinputfreq = 0U, pllsource = 0U;
  1144. /* PLL_VCO = (HSE_VALUE or HSI_VALUE / PLLM) * PLLN
  1145. I2SCLK = PLL_VCO / PLLR
  1146. */
  1147. pllsource = LL_RCC_PLL_GetMainSource();
  1148. switch (pllsource)
  1149. {
  1150. case LL_RCC_PLLSOURCE_HSE: /* HSE used as PLL clock source */
  1151. pllinputfreq = HSE_VALUE;
  1152. break;
  1153. case LL_RCC_PLLSOURCE_HSI: /* HSI used as PLL clock source */
  1154. default:
  1155. pllinputfreq = HSI_VALUE;
  1156. break;
  1157. }
  1158. return __LL_RCC_CALC_PLLCLK_I2S_FREQ(pllinputfreq, LL_RCC_PLL_GetDivider(),
  1159. LL_RCC_PLL_GetN(), LL_RCC_PLL_GetR());
  1160. }
  1161. #endif /* RCC_DCKCFGR_I2SSRC || RCC_DCKCFGR_I2S1SRC */
  1162. #if defined(SPDIFRX)
  1163. /**
  1164. * @brief Return PLL clock frequency used for SPDIFRX clock
  1165. * @retval PLL clock frequency (in Hz)
  1166. */
  1167. uint32_t RCC_PLL_GetFreqDomain_SPDIFRX(void)
  1168. {
  1169. uint32_t pllinputfreq = 0U, pllsource = 0U;
  1170. /* PLL_VCO = (HSE_VALUE or HSI_VALUE / PLLM) * PLLN
  1171. SPDIFRXCLK = PLL_VCO / PLLR
  1172. */
  1173. pllsource = LL_RCC_PLL_GetMainSource();
  1174. switch (pllsource)
  1175. {
  1176. case LL_RCC_PLLSOURCE_HSE: /* HSE used as PLL clock source */
  1177. pllinputfreq = HSE_VALUE;
  1178. break;
  1179. case LL_RCC_PLLSOURCE_HSI: /* HSI used as PLL clock source */
  1180. default:
  1181. pllinputfreq = HSI_VALUE;
  1182. break;
  1183. }
  1184. return __LL_RCC_CALC_PLLCLK_SPDIFRX_FREQ(pllinputfreq, LL_RCC_PLL_GetDivider(),
  1185. LL_RCC_PLL_GetN(), LL_RCC_PLL_GetR());
  1186. }
  1187. #endif /* SPDIFRX */
  1188. #if defined(RCC_PLLCFGR_PLLR)
  1189. #if defined(SAI1)
  1190. /**
  1191. * @brief Return PLL clock frequency used for SAI clock
  1192. * @retval PLL clock frequency (in Hz)
  1193. */
  1194. uint32_t RCC_PLL_GetFreqDomain_SAI(void)
  1195. {
  1196. uint32_t pllinputfreq = 0U, pllsource = 0U, plloutputfreq = 0U;
  1197. /* PLL_VCO = (HSE_VALUE or HSI_VALUE / PLLM) * PLLN
  1198. SAICLK = (PLL_VCO / PLLR) / PLLDIVR
  1199. or
  1200. SAICLK = PLL_VCO / PLLR
  1201. */
  1202. pllsource = LL_RCC_PLL_GetMainSource();
  1203. switch (pllsource)
  1204. {
  1205. case LL_RCC_PLLSOURCE_HSE: /* HSE used as PLL clock source */
  1206. pllinputfreq = HSE_VALUE;
  1207. break;
  1208. case LL_RCC_PLLSOURCE_HSI: /* HSI used as PLL clock source */
  1209. default:
  1210. pllinputfreq = HSI_VALUE;
  1211. break;
  1212. }
  1213. #if defined(RCC_DCKCFGR_PLLDIVR)
  1214. plloutputfreq = __LL_RCC_CALC_PLLCLK_SAI_FREQ(pllinputfreq, LL_RCC_PLL_GetDivider(),
  1215. LL_RCC_PLL_GetN(), LL_RCC_PLL_GetR(), LL_RCC_PLL_GetDIVR());
  1216. #else
  1217. plloutputfreq = __LL_RCC_CALC_PLLCLK_SAI_FREQ(pllinputfreq, LL_RCC_PLL_GetDivider(),
  1218. LL_RCC_PLL_GetN(), LL_RCC_PLL_GetR());
  1219. #endif /* RCC_DCKCFGR_PLLDIVR */
  1220. return plloutputfreq;
  1221. }
  1222. #endif /* SAI1 */
  1223. #endif /* RCC_PLLCFGR_PLLR */
  1224. #if defined(RCC_PLLSAI_SUPPORT)
  1225. /**
  1226. * @brief Return PLLSAI clock frequency used for SAI domain
  1227. * @retval PLLSAI clock frequency (in Hz)
  1228. */
  1229. uint32_t RCC_PLLSAI_GetFreqDomain_SAI(void)
  1230. {
  1231. uint32_t pllinputfreq = 0U, pllsource = 0U;
  1232. /* PLLSAI_VCO = (HSE_VALUE or HSI_VALUE / PLLSAIM) * PLLSAIN
  1233. SAI domain clock = (PLLSAI_VCO / PLLSAIQ) / PLLSAIDIVQ
  1234. */
  1235. pllsource = LL_RCC_PLL_GetMainSource();
  1236. switch (pllsource)
  1237. {
  1238. case LL_RCC_PLLSOURCE_HSI: /* HSI used as PLLSAI clock source */
  1239. pllinputfreq = HSI_VALUE;
  1240. break;
  1241. case LL_RCC_PLLSOURCE_HSE: /* HSE used as PLLSAI clock source */
  1242. pllinputfreq = HSE_VALUE;
  1243. break;
  1244. default:
  1245. pllinputfreq = HSI_VALUE;
  1246. break;
  1247. }
  1248. return __LL_RCC_CALC_PLLSAI_SAI_FREQ(pllinputfreq, LL_RCC_PLLSAI_GetDivider(),
  1249. LL_RCC_PLLSAI_GetN(), LL_RCC_PLLSAI_GetQ(), LL_RCC_PLLSAI_GetDIVQ());
  1250. }
  1251. #if defined(RCC_PLLSAICFGR_PLLSAIP)
  1252. /**
  1253. * @brief Return PLLSAI clock frequency used for 48Mhz domain
  1254. * @retval PLLSAI clock frequency (in Hz)
  1255. */
  1256. uint32_t RCC_PLLSAI_GetFreqDomain_48M(void)
  1257. {
  1258. uint32_t pllinputfreq = 0U, pllsource = 0U;
  1259. /* PLLSAI_VCO = (HSE_VALUE or HSI_VALUE / PLLSAIM) * PLLSAIN
  1260. 48M Domain clock = PLLSAI_VCO / PLLSAIP
  1261. */
  1262. pllsource = LL_RCC_PLL_GetMainSource();
  1263. switch (pllsource)
  1264. {
  1265. case LL_RCC_PLLSOURCE_HSI: /* HSI used as PLLSAI clock source */
  1266. pllinputfreq = HSI_VALUE;
  1267. break;
  1268. case LL_RCC_PLLSOURCE_HSE: /* HSE used as PLLSAI clock source */
  1269. pllinputfreq = HSE_VALUE;
  1270. break;
  1271. default:
  1272. pllinputfreq = HSI_VALUE;
  1273. break;
  1274. }
  1275. return __LL_RCC_CALC_PLLSAI_48M_FREQ(pllinputfreq, LL_RCC_PLLSAI_GetDivider(),
  1276. LL_RCC_PLLSAI_GetN(), LL_RCC_PLLSAI_GetP());
  1277. }
  1278. #endif /* RCC_PLLSAICFGR_PLLSAIP */
  1279. #if defined(LTDC)
  1280. /**
  1281. * @brief Return PLLSAI clock frequency used for LTDC domain
  1282. * @retval PLLSAI clock frequency (in Hz)
  1283. */
  1284. uint32_t RCC_PLLSAI_GetFreqDomain_LTDC(void)
  1285. {
  1286. uint32_t pllinputfreq = 0U, pllsource = 0U;
  1287. /* PLLSAI_VCO = (HSE_VALUE or HSI_VALUE / PLLSAIM) * PLLSAIN
  1288. LTDC Domain clock = (PLLSAI_VCO / PLLSAIR) / PLLSAIDIVR
  1289. */
  1290. pllsource = LL_RCC_PLL_GetMainSource();
  1291. switch (pllsource)
  1292. {
  1293. case LL_RCC_PLLSOURCE_HSI: /* HSI used as PLLSAI clock source */
  1294. pllinputfreq = HSI_VALUE;
  1295. break;
  1296. case LL_RCC_PLLSOURCE_HSE: /* HSE used as PLLSAI clock source */
  1297. pllinputfreq = HSE_VALUE;
  1298. break;
  1299. default:
  1300. pllinputfreq = HSI_VALUE;
  1301. break;
  1302. }
  1303. return __LL_RCC_CALC_PLLSAI_LTDC_FREQ(pllinputfreq, LL_RCC_PLLSAI_GetDivider(),
  1304. LL_RCC_PLLSAI_GetN(), LL_RCC_PLLSAI_GetR(), LL_RCC_PLLSAI_GetDIVR());
  1305. }
  1306. #endif /* LTDC */
  1307. #endif /* RCC_PLLSAI_SUPPORT */
  1308. #if defined(RCC_PLLI2S_SUPPORT)
  1309. #if defined(SAI1)
  1310. /**
  1311. * @brief Return PLLI2S clock frequency used for SAI domains
  1312. * @retval PLLI2S clock frequency (in Hz)
  1313. */
  1314. uint32_t RCC_PLLI2S_GetFreqDomain_SAI(void)
  1315. {
  1316. uint32_t plli2sinputfreq = 0U, plli2ssource = 0U, plli2soutputfreq = 0U;
  1317. /* PLLI2S_VCO = (HSE_VALUE or HSI_VALUE / PLLI2SM) * PLLI2SN
  1318. SAI domain clock = (PLLI2S_VCO / PLLI2SQ) / PLLI2SDIVQ
  1319. or
  1320. SAI domain clock = (PLLI2S_VCO / PLLI2SR) / PLLI2SDIVR
  1321. */
  1322. plli2ssource = LL_RCC_PLLI2S_GetMainSource();
  1323. switch (plli2ssource)
  1324. {
  1325. case LL_RCC_PLLSOURCE_HSE: /* HSE used as PLLI2S clock source */
  1326. plli2sinputfreq = HSE_VALUE;
  1327. break;
  1328. #if defined(RCC_PLLI2SCFGR_PLLI2SSRC)
  1329. case LL_RCC_PLLI2SSOURCE_PIN: /* External pin input clock used as PLLI2S clock source */
  1330. plli2sinputfreq = EXTERNAL_CLOCK_VALUE;
  1331. break;
  1332. #endif /* RCC_PLLI2SCFGR_PLLI2SSRC */
  1333. case LL_RCC_PLLSOURCE_HSI: /* HSI used as PLLI2S clock source */
  1334. default:
  1335. plli2sinputfreq = HSI_VALUE;
  1336. break;
  1337. }
  1338. #if defined(RCC_DCKCFGR_PLLI2SDIVQ)
  1339. plli2soutputfreq = __LL_RCC_CALC_PLLI2S_SAI_FREQ(plli2sinputfreq, LL_RCC_PLLI2S_GetDivider(),
  1340. LL_RCC_PLLI2S_GetN(), LL_RCC_PLLI2S_GetQ(), LL_RCC_PLLI2S_GetDIVQ());
  1341. #else
  1342. plli2soutputfreq = __LL_RCC_CALC_PLLI2S_SAI_FREQ(plli2sinputfreq, LL_RCC_PLLI2S_GetDivider(),
  1343. LL_RCC_PLLI2S_GetN(), LL_RCC_PLLI2S_GetR(), LL_RCC_PLLI2S_GetDIVR());
  1344. #endif /* RCC_DCKCFGR_PLLI2SDIVQ */
  1345. return plli2soutputfreq;
  1346. }
  1347. #endif /* SAI1 */
  1348. #if defined(SPDIFRX)
  1349. /**
  1350. * @brief Return PLLI2S clock frequency used for SPDIFRX domain
  1351. * @retval PLLI2S clock frequency (in Hz)
  1352. */
  1353. uint32_t RCC_PLLI2S_GetFreqDomain_SPDIFRX(void)
  1354. {
  1355. uint32_t pllinputfreq = 0U, pllsource = 0U;
  1356. /* PLLI2S_VCO = (HSE_VALUE or HSI_VALUE / PLLI2SM) * PLLI2SN
  1357. SPDIFRX Domain clock = PLLI2S_VCO / PLLI2SP
  1358. */
  1359. pllsource = LL_RCC_PLLI2S_GetMainSource();
  1360. switch (pllsource)
  1361. {
  1362. case LL_RCC_PLLSOURCE_HSE: /* HSE used as PLLI2S clock source */
  1363. pllinputfreq = HSE_VALUE;
  1364. break;
  1365. case LL_RCC_PLLSOURCE_HSI: /* HSI used as PLLI2S clock source */
  1366. default:
  1367. pllinputfreq = HSI_VALUE;
  1368. break;
  1369. }
  1370. return __LL_RCC_CALC_PLLI2S_SPDIFRX_FREQ(pllinputfreq, LL_RCC_PLLI2S_GetDivider(),
  1371. LL_RCC_PLLI2S_GetN(), LL_RCC_PLLI2S_GetP());
  1372. }
  1373. #endif /* SPDIFRX */
  1374. /**
  1375. * @brief Return PLLI2S clock frequency used for I2S domain
  1376. * @retval PLLI2S clock frequency (in Hz)
  1377. */
  1378. uint32_t RCC_PLLI2S_GetFreqDomain_I2S(void)
  1379. {
  1380. uint32_t plli2sinputfreq = 0U, plli2ssource = 0U, plli2soutputfreq = 0U;
  1381. /* PLLI2S_VCO = (HSE_VALUE or HSI_VALUE / PLLI2SM) * PLLI2SN
  1382. I2S Domain clock = PLLI2S_VCO / PLLI2SR
  1383. */
  1384. plli2ssource = LL_RCC_PLLI2S_GetMainSource();
  1385. switch (plli2ssource)
  1386. {
  1387. case LL_RCC_PLLSOURCE_HSE: /* HSE used as PLLI2S clock source */
  1388. plli2sinputfreq = HSE_VALUE;
  1389. break;
  1390. #if defined(RCC_PLLI2SCFGR_PLLI2SSRC)
  1391. case LL_RCC_PLLI2SSOURCE_PIN: /* External pin input clock used as PLLI2S clock source */
  1392. plli2sinputfreq = EXTERNAL_CLOCK_VALUE;
  1393. break;
  1394. #endif /* RCC_PLLI2SCFGR_PLLI2SSRC */
  1395. case LL_RCC_PLLSOURCE_HSI: /* HSI used as PLLI2S clock source */
  1396. default:
  1397. plli2sinputfreq = HSI_VALUE;
  1398. break;
  1399. }
  1400. plli2soutputfreq = __LL_RCC_CALC_PLLI2S_I2S_FREQ(plli2sinputfreq, LL_RCC_PLLI2S_GetDivider(),
  1401. LL_RCC_PLLI2S_GetN(), LL_RCC_PLLI2S_GetR());
  1402. return plli2soutputfreq;
  1403. }
  1404. #if defined(RCC_PLLI2SCFGR_PLLI2SQ) && !defined(RCC_DCKCFGR_PLLI2SDIVQ)
  1405. /**
  1406. * @brief Return PLLI2S clock frequency used for 48Mhz domain
  1407. * @retval PLLI2S clock frequency (in Hz)
  1408. */
  1409. uint32_t RCC_PLLI2S_GetFreqDomain_48M(void)
  1410. {
  1411. uint32_t plli2sinputfreq = 0U, plli2ssource = 0U, plli2soutputfreq = 0U;
  1412. /* PLL48M_VCO = (HSE_VALUE or HSI_VALUE / PLLI2SM) * PLLI2SN
  1413. 48M Domain clock = PLLI2S_VCO / PLLI2SQ
  1414. */
  1415. plli2ssource = LL_RCC_PLLI2S_GetMainSource();
  1416. switch (plli2ssource)
  1417. {
  1418. case LL_RCC_PLLSOURCE_HSE: /* HSE used as PLLI2S clock source */
  1419. plli2sinputfreq = HSE_VALUE;
  1420. break;
  1421. #if defined(RCC_PLLI2SCFGR_PLLI2SSRC)
  1422. case LL_RCC_PLLI2SSOURCE_PIN: /* External pin input clock used as PLLI2S clock source */
  1423. plli2sinputfreq = EXTERNAL_CLOCK_VALUE;
  1424. break;
  1425. #endif /* RCC_PLLI2SCFGR_PLLI2SSRC */
  1426. case LL_RCC_PLLSOURCE_HSI: /* HSI used as PLLI2S clock source */
  1427. default:
  1428. plli2sinputfreq = HSI_VALUE;
  1429. break;
  1430. }
  1431. plli2soutputfreq = __LL_RCC_CALC_PLLI2S_48M_FREQ(plli2sinputfreq, LL_RCC_PLLI2S_GetDivider(),
  1432. LL_RCC_PLLI2S_GetN(), LL_RCC_PLLI2S_GetQ());
  1433. return plli2soutputfreq;
  1434. }
  1435. #endif /* RCC_PLLI2SCFGR_PLLI2SQ && !RCC_DCKCFGR_PLLI2SDIVQ */
  1436. #endif /* RCC_PLLI2S_SUPPORT */
  1437. /**
  1438. * @}
  1439. */
  1440. /**
  1441. * @}
  1442. */
  1443. #endif /* defined(RCC) */
  1444. /**
  1445. * @}
  1446. */
  1447. #endif /* USE_FULL_LL_DRIVER */
  1448. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/