stm32f4xx_hal_rcc.h 75 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480
  1. /**
  2. ******************************************************************************
  3. * @file stm32f4xx_hal_rcc.h
  4. * @author MCD Application Team
  5. * @brief Header file of RCC HAL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  10. *
  11. * Redistribution and use in source and binary forms, with or without modification,
  12. * are permitted provided that the following conditions are met:
  13. * 1. Redistributions of source code must retain the above copyright notice,
  14. * this list of conditions and the following disclaimer.
  15. * 2. Redistributions in binary form must reproduce the above copyright notice,
  16. * this list of conditions and the following disclaimer in the documentation
  17. * and/or other materials provided with the distribution.
  18. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  19. * may be used to endorse or promote products derived from this software
  20. * without specific prior written permission.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  23. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  24. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  25. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  26. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  27. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  28. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  29. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  30. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  31. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. ******************************************************************************
  34. */
  35. /* Define to prevent recursive inclusion -------------------------------------*/
  36. #ifndef __STM32F4xx_HAL_RCC_H
  37. #define __STM32F4xx_HAL_RCC_H
  38. #ifdef __cplusplus
  39. extern "C" {
  40. #endif
  41. /* Includes ------------------------------------------------------------------*/
  42. #include "stm32f4xx_hal_def.h"
  43. /* Include RCC HAL Extended module */
  44. /* (include on top of file since RCC structures are defined in extended file) */
  45. #include "stm32f4xx_hal_rcc_ex.h"
  46. /** @addtogroup STM32F4xx_HAL_Driver
  47. * @{
  48. */
  49. /** @addtogroup RCC
  50. * @{
  51. */
  52. /* Exported types ------------------------------------------------------------*/
  53. /** @defgroup RCC_Exported_Types RCC Exported Types
  54. * @{
  55. */
  56. /**
  57. * @brief RCC Internal/External Oscillator (HSE, HSI, LSE and LSI) configuration structure definition
  58. */
  59. // typedef struct
  60. // {
  61. // uint32_t OscillatorType; /*!< The oscillators to be configured.
  62. // This parameter can be a value of @ref RCC_Oscillator_Type */
  63. // uint32_t HSEState; /*!< The new state of the HSE.
  64. // This parameter can be a value of @ref RCC_HSE_Config */
  65. // uint32_t LSEState; /*!< The new state of the LSE.
  66. // This parameter can be a value of @ref RCC_LSE_Config */
  67. // uint32_t HSIState; !< The new state of the HSI.
  68. // This parameter can be a value of @ref RCC_HSI_Config
  69. // uint32_t HSICalibrationValue; /*!< The HSI calibration trimming value (default is RCC_HSICALIBRATION_DEFAULT).
  70. // This parameter must be a number between Min_Data = 0x00 and Max_Data = 0x1F */
  71. // uint32_t LSIState; /*!< The new state of the LSI.
  72. // This parameter can be a value of @ref RCC_LSI_Config */
  73. // RCC_PLLInitTypeDef PLL; /*!< PLL structure parameters */
  74. // }RCC_OscInitTypeDef;
  75. /**
  76. * @brief RCC System, AHB and APB busses clock configuration structure definition
  77. */
  78. typedef struct
  79. {
  80. uint32_t ClockType; /*!< The clock to be configured.
  81. This parameter can be a value of @ref RCC_System_Clock_Type */
  82. uint32_t SYSCLKSource; /*!< The clock source (SYSCLKS) used as system clock.
  83. This parameter can be a value of @ref RCC_System_Clock_Source */
  84. uint32_t AHBCLKDivider; /*!< The AHB clock (HCLK) divider. This clock is derived from the system clock (SYSCLK).
  85. This parameter can be a value of @ref RCC_AHB_Clock_Source */
  86. uint32_t APB1CLKDivider; /*!< The APB1 clock (PCLK1) divider. This clock is derived from the AHB clock (HCLK).
  87. This parameter can be a value of @ref RCC_APB1_APB2_Clock_Source */
  88. uint32_t APB2CLKDivider; /*!< The APB2 clock (PCLK2) divider. This clock is derived from the AHB clock (HCLK).
  89. This parameter can be a value of @ref RCC_APB1_APB2_Clock_Source */
  90. }RCC_ClkInitTypeDef;
  91. /**
  92. * @}
  93. */
  94. /* Exported constants --------------------------------------------------------*/
  95. /** @defgroup RCC_Exported_Constants RCC Exported Constants
  96. * @{
  97. */
  98. /** @defgroup RCC_Oscillator_Type Oscillator Type
  99. * @{
  100. */
  101. #define RCC_OSCILLATORTYPE_NONE 0x00000000U
  102. #define RCC_OSCILLATORTYPE_HSE 0x00000001U
  103. #define RCC_OSCILLATORTYPE_HSI 0x00000002U
  104. #define RCC_OSCILLATORTYPE_LSE 0x00000004U
  105. #define RCC_OSCILLATORTYPE_LSI 0x00000008U
  106. /**
  107. * @}
  108. */
  109. /** @defgroup RCC_HSE_Config HSE Config
  110. * @{
  111. */
  112. #define RCC_HSE_OFF 0x00000000U
  113. #define RCC_HSE_ON RCC_CR_HSEON
  114. #define RCC_HSE_BYPASS ((uint32_t)(RCC_CR_HSEBYP | RCC_CR_HSEON))
  115. /**
  116. * @}
  117. */
  118. /** @defgroup RCC_LSE_Config LSE Config
  119. * @{
  120. */
  121. #define RCC_LSE_OFF 0x00000000U
  122. #define RCC_LSE_ON RCC_BDCR_LSEON
  123. #define RCC_LSE_BYPASS ((uint32_t)(RCC_BDCR_LSEBYP | RCC_BDCR_LSEON))
  124. /**
  125. * @}
  126. */
  127. /** @defgroup RCC_HSI_Config HSI Config
  128. * @{
  129. */
  130. #define RCC_HSI_OFF ((uint8_t)0x00)
  131. #define RCC_HSI_ON ((uint8_t)0x01)
  132. #define RCC_HSICALIBRATION_DEFAULT 0x10U /* Default HSI calibration trimming value */
  133. /**
  134. * @}
  135. */
  136. /** @defgroup RCC_LSI_Config LSI Config
  137. * @{
  138. */
  139. #define RCC_LSI_OFF ((uint8_t)0x00)
  140. #define RCC_LSI_ON ((uint8_t)0x01)
  141. /**
  142. * @}
  143. */
  144. /** @defgroup RCC_PLL_Config PLL Config
  145. * @{
  146. */
  147. #define RCC_PLL_NONE ((uint8_t)0x00)
  148. #define RCC_PLL_OFF ((uint8_t)0x01)
  149. #define RCC_PLL_ON ((uint8_t)0x02)
  150. /**
  151. * @}
  152. */
  153. /** @defgroup RCC_PLLP_Clock_Divider PLLP Clock Divider
  154. * @{
  155. */
  156. #define RCC_PLLP_DIV2 0x00000002U
  157. #define RCC_PLLP_DIV4 0x00000004U
  158. #define RCC_PLLP_DIV6 0x00000006U
  159. #define RCC_PLLP_DIV8 0x00000008U
  160. /**
  161. * @}
  162. */
  163. /** @defgroup RCC_PLL_Clock_Source PLL Clock Source
  164. * @{
  165. */
  166. #define RCC_PLLSOURCE_HSI RCC_PLLCFGR_PLLSRC_HSI
  167. #define RCC_PLLSOURCE_HSE RCC_PLLCFGR_PLLSRC_HSE
  168. /**
  169. * @}
  170. */
  171. /** @defgroup RCC_System_Clock_Type System Clock Type
  172. * @{
  173. */
  174. #define RCC_CLOCKTYPE_SYSCLK 0x00000001U
  175. #define RCC_CLOCKTYPE_HCLK 0x00000002U
  176. #define RCC_CLOCKTYPE_PCLK1 0x00000004U
  177. #define RCC_CLOCKTYPE_PCLK2 0x00000008U
  178. /**
  179. * @}
  180. */
  181. /** @defgroup RCC_System_Clock_Source System Clock Source
  182. * @note The RCC_SYSCLKSOURCE_PLLRCLK parameter is available only for
  183. * STM32F446xx devices.
  184. * @{
  185. */
  186. #define RCC_SYSCLKSOURCE_HSI RCC_CFGR_SW_HSI
  187. #define RCC_SYSCLKSOURCE_HSE RCC_CFGR_SW_HSE
  188. #define RCC_SYSCLKSOURCE_PLLCLK RCC_CFGR_SW_PLL
  189. #define RCC_SYSCLKSOURCE_PLLRCLK ((uint32_t)(RCC_CFGR_SW_0 | RCC_CFGR_SW_1))
  190. /**
  191. * @}
  192. */
  193. /** @defgroup RCC_System_Clock_Source_Status System Clock Source Status
  194. * @note The RCC_SYSCLKSOURCE_STATUS_PLLRCLK parameter is available only for
  195. * STM32F446xx devices.
  196. * @{
  197. */
  198. #define RCC_SYSCLKSOURCE_STATUS_HSI RCC_CFGR_SWS_HSI /*!< HSI used as system clock */
  199. #define RCC_SYSCLKSOURCE_STATUS_HSE RCC_CFGR_SWS_HSE /*!< HSE used as system clock */
  200. #define RCC_SYSCLKSOURCE_STATUS_PLLCLK RCC_CFGR_SWS_PLL /*!< PLL used as system clock */
  201. #define RCC_SYSCLKSOURCE_STATUS_PLLRCLK ((uint32_t)(RCC_CFGR_SWS_0 | RCC_CFGR_SWS_1)) /*!< PLLR used as system clock */
  202. /**
  203. * @}
  204. */
  205. /** @defgroup RCC_AHB_Clock_Source AHB Clock Source
  206. * @{
  207. */
  208. #define RCC_SYSCLK_DIV1 RCC_CFGR_HPRE_DIV1
  209. #define RCC_SYSCLK_DIV2 RCC_CFGR_HPRE_DIV2
  210. #define RCC_SYSCLK_DIV4 RCC_CFGR_HPRE_DIV4
  211. #define RCC_SYSCLK_DIV8 RCC_CFGR_HPRE_DIV8
  212. #define RCC_SYSCLK_DIV16 RCC_CFGR_HPRE_DIV16
  213. #define RCC_SYSCLK_DIV64 RCC_CFGR_HPRE_DIV64
  214. #define RCC_SYSCLK_DIV128 RCC_CFGR_HPRE_DIV128
  215. #define RCC_SYSCLK_DIV256 RCC_CFGR_HPRE_DIV256
  216. #define RCC_SYSCLK_DIV512 RCC_CFGR_HPRE_DIV512
  217. /**
  218. * @}
  219. */
  220. /** @defgroup RCC_APB1_APB2_Clock_Source APB1/APB2 Clock Source
  221. * @{
  222. */
  223. #define RCC_HCLK_DIV1 RCC_CFGR_PPRE1_DIV1
  224. #define RCC_HCLK_DIV2 RCC_CFGR_PPRE1_DIV2
  225. #define RCC_HCLK_DIV4 RCC_CFGR_PPRE1_DIV4
  226. #define RCC_HCLK_DIV8 RCC_CFGR_PPRE1_DIV8
  227. #define RCC_HCLK_DIV16 RCC_CFGR_PPRE1_DIV16
  228. /**
  229. * @}
  230. */
  231. /** @defgroup RCC_RTC_Clock_Source RTC Clock Source
  232. * @{
  233. */
  234. #define RCC_RTCCLKSOURCE_NO_CLK 0x00000000U
  235. #define RCC_RTCCLKSOURCE_LSE 0x00000100U
  236. #define RCC_RTCCLKSOURCE_LSI 0x00000200U
  237. #define RCC_RTCCLKSOURCE_HSE_DIVX 0x00000300U
  238. #define RCC_RTCCLKSOURCE_HSE_DIV2 0x00020300U
  239. #define RCC_RTCCLKSOURCE_HSE_DIV3 0x00030300U
  240. #define RCC_RTCCLKSOURCE_HSE_DIV4 0x00040300U
  241. #define RCC_RTCCLKSOURCE_HSE_DIV5 0x00050300U
  242. #define RCC_RTCCLKSOURCE_HSE_DIV6 0x00060300U
  243. #define RCC_RTCCLKSOURCE_HSE_DIV7 0x00070300U
  244. #define RCC_RTCCLKSOURCE_HSE_DIV8 0x00080300U
  245. #define RCC_RTCCLKSOURCE_HSE_DIV9 0x00090300U
  246. #define RCC_RTCCLKSOURCE_HSE_DIV10 0x000A0300U
  247. #define RCC_RTCCLKSOURCE_HSE_DIV11 0x000B0300U
  248. #define RCC_RTCCLKSOURCE_HSE_DIV12 0x000C0300U
  249. #define RCC_RTCCLKSOURCE_HSE_DIV13 0x000D0300U
  250. #define RCC_RTCCLKSOURCE_HSE_DIV14 0x000E0300U
  251. #define RCC_RTCCLKSOURCE_HSE_DIV15 0x000F0300U
  252. #define RCC_RTCCLKSOURCE_HSE_DIV16 0x00100300U
  253. #define RCC_RTCCLKSOURCE_HSE_DIV17 0x00110300U
  254. #define RCC_RTCCLKSOURCE_HSE_DIV18 0x00120300U
  255. #define RCC_RTCCLKSOURCE_HSE_DIV19 0x00130300U
  256. #define RCC_RTCCLKSOURCE_HSE_DIV20 0x00140300U
  257. #define RCC_RTCCLKSOURCE_HSE_DIV21 0x00150300U
  258. #define RCC_RTCCLKSOURCE_HSE_DIV22 0x00160300U
  259. #define RCC_RTCCLKSOURCE_HSE_DIV23 0x00170300U
  260. #define RCC_RTCCLKSOURCE_HSE_DIV24 0x00180300U
  261. #define RCC_RTCCLKSOURCE_HSE_DIV25 0x00190300U
  262. #define RCC_RTCCLKSOURCE_HSE_DIV26 0x001A0300U
  263. #define RCC_RTCCLKSOURCE_HSE_DIV27 0x001B0300U
  264. #define RCC_RTCCLKSOURCE_HSE_DIV28 0x001C0300U
  265. #define RCC_RTCCLKSOURCE_HSE_DIV29 0x001D0300U
  266. #define RCC_RTCCLKSOURCE_HSE_DIV30 0x001E0300U
  267. #define RCC_RTCCLKSOURCE_HSE_DIV31 0x001F0300U
  268. /**
  269. * @}
  270. */
  271. /** @defgroup RCC_MCO_Index MCO Index
  272. * @{
  273. */
  274. #define RCC_MCO1 0x00000000U
  275. #define RCC_MCO2 0x00000001U
  276. /**
  277. * @}
  278. */
  279. /** @defgroup RCC_MCO1_Clock_Source MCO1 Clock Source
  280. * @{
  281. */
  282. #define RCC_MCO1SOURCE_HSI 0x00000000U
  283. #define RCC_MCO1SOURCE_LSE RCC_CFGR_MCO1_0
  284. #define RCC_MCO1SOURCE_HSE RCC_CFGR_MCO1_1
  285. #define RCC_MCO1SOURCE_PLLCLK RCC_CFGR_MCO1
  286. /**
  287. * @}
  288. */
  289. /** @defgroup RCC_MCOx_Clock_Prescaler MCOx Clock Prescaler
  290. * @{
  291. */
  292. #define RCC_MCODIV_1 0x00000000U
  293. #define RCC_MCODIV_2 RCC_CFGR_MCO1PRE_2
  294. #define RCC_MCODIV_3 ((uint32_t)RCC_CFGR_MCO1PRE_0 | RCC_CFGR_MCO1PRE_2)
  295. #define RCC_MCODIV_4 ((uint32_t)RCC_CFGR_MCO1PRE_1 | RCC_CFGR_MCO1PRE_2)
  296. #define RCC_MCODIV_5 RCC_CFGR_MCO1PRE
  297. /**
  298. * @}
  299. */
  300. /** @defgroup RCC_Interrupt Interrupts
  301. * @{
  302. */
  303. #define RCC_IT_LSIRDY ((uint8_t)0x01)
  304. #define RCC_IT_LSERDY ((uint8_t)0x02)
  305. #define RCC_IT_HSIRDY ((uint8_t)0x04)
  306. #define RCC_IT_HSERDY ((uint8_t)0x08)
  307. #define RCC_IT_PLLRDY ((uint8_t)0x10)
  308. #define RCC_IT_PLLI2SRDY ((uint8_t)0x20)
  309. #define RCC_IT_CSS ((uint8_t)0x80)
  310. /**
  311. * @}
  312. */
  313. /** @defgroup RCC_Flag Flags
  314. * Elements values convention: 0XXYYYYYb
  315. * - YYYYY : Flag position in the register
  316. * - 0XX : Register index
  317. * - 01: CR register
  318. * - 10: BDCR register
  319. * - 11: CSR register
  320. * @{
  321. */
  322. /* Flags in the CR register */
  323. #define RCC_FLAG_HSIRDY ((uint8_t)0x21)
  324. #define RCC_FLAG_HSERDY ((uint8_t)0x31)
  325. #define RCC_FLAG_PLLRDY ((uint8_t)0x39)
  326. #define RCC_FLAG_PLLI2SRDY ((uint8_t)0x3B)
  327. /* Flags in the BDCR register */
  328. #define RCC_FLAG_LSERDY ((uint8_t)0x41)
  329. /* Flags in the CSR register */
  330. #define RCC_FLAG_LSIRDY ((uint8_t)0x61)
  331. #define RCC_FLAG_BORRST ((uint8_t)0x79)
  332. #define RCC_FLAG_PINRST ((uint8_t)0x7A)
  333. #define RCC_FLAG_PORRST ((uint8_t)0x7B)
  334. #define RCC_FLAG_SFTRST ((uint8_t)0x7C)
  335. #define RCC_FLAG_IWDGRST ((uint8_t)0x7D)
  336. #define RCC_FLAG_WWDGRST ((uint8_t)0x7E)
  337. #define RCC_FLAG_LPWRRST ((uint8_t)0x7F)
  338. /**
  339. * @}
  340. */
  341. /**
  342. * @}
  343. */
  344. /* Exported macro ------------------------------------------------------------*/
  345. /** @defgroup RCC_Exported_Macros RCC Exported Macros
  346. * @{
  347. */
  348. /** @defgroup RCC_AHB1_Clock_Enable_Disable AHB1 Peripheral Clock Enable Disable
  349. * @brief Enable or disable the AHB1 peripheral clock.
  350. * @note After reset, the peripheral clock (used for registers read/write access)
  351. * is disabled and the application software has to enable this clock before
  352. * using it.
  353. * @{
  354. */
  355. #define __HAL_RCC_GPIOA_CLK_ENABLE() do { \
  356. __IO uint32_t tmpreg = 0x00U; \
  357. SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_GPIOAEN);\
  358. /* Delay after an RCC peripheral clock enabling */ \
  359. tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_GPIOAEN);\
  360. UNUSED(tmpreg); \
  361. } while(0U)
  362. #define __HAL_RCC_GPIOB_CLK_ENABLE() do { \
  363. __IO uint32_t tmpreg = 0x00U; \
  364. SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_GPIOBEN);\
  365. /* Delay after an RCC peripheral clock enabling */ \
  366. tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_GPIOBEN);\
  367. UNUSED(tmpreg); \
  368. } while(0U)
  369. #define __HAL_RCC_GPIOC_CLK_ENABLE() do { \
  370. __IO uint32_t tmpreg = 0x00U; \
  371. SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_GPIOCEN);\
  372. /* Delay after an RCC peripheral clock enabling */ \
  373. tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_GPIOCEN);\
  374. UNUSED(tmpreg); \
  375. } while(0U)
  376. #define __HAL_RCC_GPIOH_CLK_ENABLE() do { \
  377. __IO uint32_t tmpreg = 0x00U; \
  378. SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_GPIOHEN);\
  379. /* Delay after an RCC peripheral clock enabling */ \
  380. tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_GPIOHEN);\
  381. UNUSED(tmpreg); \
  382. } while(0U)
  383. #define __HAL_RCC_DMA1_CLK_ENABLE() do { \
  384. __IO uint32_t tmpreg = 0x00U; \
  385. SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_DMA1EN);\
  386. /* Delay after an RCC peripheral clock enabling */ \
  387. tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_DMA1EN);\
  388. UNUSED(tmpreg); \
  389. } while(0U)
  390. #define __HAL_RCC_DMA2_CLK_ENABLE() do { \
  391. __IO uint32_t tmpreg = 0x00U; \
  392. SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_DMA2EN);\
  393. /* Delay after an RCC peripheral clock enabling */ \
  394. tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_DMA2EN);\
  395. UNUSED(tmpreg); \
  396. } while(0U)
  397. #define __HAL_RCC_GPIOA_CLK_DISABLE() (RCC->AHB1ENR &= ~(RCC_AHB1ENR_GPIOAEN))
  398. #define __HAL_RCC_GPIOB_CLK_DISABLE() (RCC->AHB1ENR &= ~(RCC_AHB1ENR_GPIOBEN))
  399. #define __HAL_RCC_GPIOC_CLK_DISABLE() (RCC->AHB1ENR &= ~(RCC_AHB1ENR_GPIOCEN))
  400. #define __HAL_RCC_GPIOH_CLK_DISABLE() (RCC->AHB1ENR &= ~(RCC_AHB1ENR_GPIOHEN))
  401. #define __HAL_RCC_DMA1_CLK_DISABLE() (RCC->AHB1ENR &= ~(RCC_AHB1ENR_DMA1EN))
  402. #define __HAL_RCC_DMA2_CLK_DISABLE() (RCC->AHB1ENR &= ~(RCC_AHB1ENR_DMA2EN))
  403. /**
  404. * @}
  405. */
  406. /** @defgroup RCC_AHB1_Peripheral_Clock_Enable_Disable_Status AHB1 Peripheral Clock Enable Disable Status
  407. * @brief Get the enable or disable status of the AHB1 peripheral clock.
  408. * @note After reset, the peripheral clock (used for registers read/write access)
  409. * is disabled and the application software has to enable this clock before
  410. * using it.
  411. * @{
  412. */
  413. #define __HAL_RCC_GPIOA_IS_CLK_ENABLED() ((RCC->AHB1ENR &(RCC_AHB1ENR_GPIOAEN)) != RESET)
  414. #define __HAL_RCC_GPIOB_IS_CLK_ENABLED() ((RCC->AHB1ENR &(RCC_AHB1ENR_GPIOBEN)) != RESET)
  415. #define __HAL_RCC_GPIOC_IS_CLK_ENABLED() ((RCC->AHB1ENR &(RCC_AHB1ENR_GPIOCEN)) != RESET)
  416. #define __HAL_RCC_GPIOH_IS_CLK_ENABLED() ((RCC->AHB1ENR &(RCC_AHB1ENR_GPIOHEN)) != RESET)
  417. #define __HAL_RCC_DMA1_IS_CLK_ENABLED() ((RCC->AHB1ENR &(RCC_AHB1ENR_DMA1EN)) != RESET)
  418. #define __HAL_RCC_DMA2_IS_CLK_ENABLED() ((RCC->AHB1ENR &(RCC_AHB1ENR_DMA2EN)) != RESET)
  419. #define __HAL_RCC_GPIOA_IS_CLK_DISABLED() ((RCC->AHB1ENR &(RCC_AHB1ENR_GPIOAEN)) == RESET)
  420. #define __HAL_RCC_GPIOB_IS_CLK_DISABLED() ((RCC->AHB1ENR &(RCC_AHB1ENR_GPIOBEN)) == RESET)
  421. #define __HAL_RCC_GPIOC_IS_CLK_DISABLED() ((RCC->AHB1ENR &(RCC_AHB1ENR_GPIOCEN)) == RESET)
  422. #define __HAL_RCC_GPIOH_IS_CLK_DISABLED() ((RCC->AHB1ENR &(RCC_AHB1ENR_GPIOHEN)) == RESET)
  423. #define __HAL_RCC_DMA1_IS_CLK_DISABLED() ((RCC->AHB1ENR &(RCC_AHB1ENR_DMA1EN)) == RESET)
  424. #define __HAL_RCC_DMA2_IS_CLK_DISABLED() ((RCC->AHB1ENR &(RCC_AHB1ENR_DMA2EN)) == RESET)
  425. /**
  426. * @}
  427. */
  428. /** @defgroup RCC_APB1_Clock_Enable_Disable APB1 Peripheral Clock Enable Disable
  429. * @brief Enable or disable the Low Speed APB (APB1) peripheral clock.
  430. * @note After reset, the peripheral clock (used for registers read/write access)
  431. * is disabled and the application software has to enable this clock before
  432. * using it.
  433. * @{
  434. */
  435. #define __HAL_RCC_TIM5_CLK_ENABLE() do { \
  436. __IO uint32_t tmpreg = 0x00U; \
  437. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM5EN);\
  438. /* Delay after an RCC peripheral clock enabling */ \
  439. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM5EN);\
  440. UNUSED(tmpreg); \
  441. } while(0U)
  442. #define __HAL_RCC_WWDG_CLK_ENABLE() do { \
  443. __IO uint32_t tmpreg = 0x00U; \
  444. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_WWDGEN);\
  445. /* Delay after an RCC peripheral clock enabling */ \
  446. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_WWDGEN);\
  447. UNUSED(tmpreg); \
  448. } while(0U)
  449. #define __HAL_RCC_SPI2_CLK_ENABLE() do { \
  450. __IO uint32_t tmpreg = 0x00U; \
  451. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_SPI2EN);\
  452. /* Delay after an RCC peripheral clock enabling */ \
  453. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_SPI2EN);\
  454. UNUSED(tmpreg); \
  455. } while(0U)
  456. #define __HAL_RCC_USART2_CLK_ENABLE() do { \
  457. __IO uint32_t tmpreg = 0x00U; \
  458. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_USART2EN);\
  459. /* Delay after an RCC peripheral clock enabling */ \
  460. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_USART2EN);\
  461. UNUSED(tmpreg); \
  462. } while(0U)
  463. #define __HAL_RCC_I2C1_CLK_ENABLE() do { \
  464. __IO uint32_t tmpreg = 0x00U; \
  465. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_I2C1EN);\
  466. /* Delay after an RCC peripheral clock enabling */ \
  467. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_I2C1EN);\
  468. UNUSED(tmpreg); \
  469. } while(0U)
  470. #define __HAL_RCC_I2C2_CLK_ENABLE() do { \
  471. __IO uint32_t tmpreg = 0x00U; \
  472. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_I2C2EN);\
  473. /* Delay after an RCC peripheral clock enabling */ \
  474. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_I2C2EN);\
  475. UNUSED(tmpreg); \
  476. } while(0U)
  477. #define __HAL_RCC_PWR_CLK_ENABLE() do { \
  478. __IO uint32_t tmpreg = 0x00U; \
  479. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_PWREN);\
  480. /* Delay after an RCC peripheral clock enabling */ \
  481. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_PWREN);\
  482. UNUSED(tmpreg); \
  483. } while(0U)
  484. #define __HAL_RCC_TIM5_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_TIM5EN))
  485. #define __HAL_RCC_WWDG_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_WWDGEN))
  486. #define __HAL_RCC_SPI2_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_SPI2EN))
  487. #define __HAL_RCC_USART2_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_USART2EN))
  488. #define __HAL_RCC_I2C1_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_I2C1EN))
  489. #define __HAL_RCC_I2C2_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_I2C2EN))
  490. #define __HAL_RCC_PWR_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_PWREN))
  491. /**
  492. * @}
  493. */
  494. /** @defgroup RCC_APB1_Peripheral_Clock_Enable_Disable_Status APB1 Peripheral Clock Enable Disable Status
  495. * @brief Get the enable or disable status of the APB1 peripheral clock.
  496. * @note After reset, the peripheral clock (used for registers read/write access)
  497. * is disabled and the application software has to enable this clock before
  498. * using it.
  499. * @{
  500. */
  501. #define __HAL_RCC_TIM5_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM5EN)) != RESET)
  502. #define __HAL_RCC_WWDG_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_WWDGEN)) != RESET)
  503. #define __HAL_RCC_SPI2_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_SPI2EN)) != RESET)
  504. #define __HAL_RCC_USART2_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_USART2EN)) != RESET)
  505. #define __HAL_RCC_I2C1_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_I2C1EN)) != RESET)
  506. #define __HAL_RCC_I2C2_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_I2C2EN)) != RESET)
  507. #define __HAL_RCC_PWR_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_PWREN)) != RESET)
  508. #define __HAL_RCC_TIM5_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM5EN)) == RESET)
  509. #define __HAL_RCC_WWDG_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_WWDGEN)) == RESET)
  510. #define __HAL_RCC_SPI2_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_SPI2EN)) == RESET)
  511. #define __HAL_RCC_USART2_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_USART2EN)) == RESET)
  512. #define __HAL_RCC_I2C1_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_I2C1EN)) == RESET)
  513. #define __HAL_RCC_I2C2_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_I2C2EN)) == RESET)
  514. #define __HAL_RCC_PWR_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_PWREN)) == RESET)
  515. /**
  516. * @}
  517. */
  518. /** @defgroup RCC_APB2_Clock_Enable_Disable APB2 Peripheral Clock Enable Disable
  519. * @brief Enable or disable the High Speed APB (APB2) peripheral clock.
  520. * @note After reset, the peripheral clock (used for registers read/write access)
  521. * is disabled and the application software has to enable this clock before
  522. * using it.
  523. * @{
  524. */
  525. #define __HAL_RCC_TIM1_CLK_ENABLE() do { \
  526. __IO uint32_t tmpreg = 0x00U; \
  527. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM1EN);\
  528. /* Delay after an RCC peripheral clock enabling */ \
  529. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM1EN);\
  530. UNUSED(tmpreg); \
  531. } while(0U)
  532. #define __HAL_RCC_USART1_CLK_ENABLE() do { \
  533. __IO uint32_t tmpreg = 0x00U; \
  534. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_USART1EN);\
  535. /* Delay after an RCC peripheral clock enabling */ \
  536. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_USART1EN);\
  537. UNUSED(tmpreg); \
  538. } while(0U)
  539. #define __HAL_RCC_USART6_CLK_ENABLE() do { \
  540. __IO uint32_t tmpreg = 0x00U; \
  541. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_USART6EN);\
  542. /* Delay after an RCC peripheral clock enabling */ \
  543. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_USART6EN);\
  544. UNUSED(tmpreg); \
  545. } while(0U)
  546. #define __HAL_RCC_ADC1_CLK_ENABLE() do { \
  547. __IO uint32_t tmpreg = 0x00U; \
  548. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_ADC1EN);\
  549. /* Delay after an RCC peripheral clock enabling */ \
  550. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_ADC1EN);\
  551. UNUSED(tmpreg); \
  552. } while(0U)
  553. #define __HAL_RCC_SPI1_CLK_ENABLE() do { \
  554. __IO uint32_t tmpreg = 0x00U; \
  555. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_SPI1EN);\
  556. /* Delay after an RCC peripheral clock enabling */ \
  557. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_SPI1EN);\
  558. UNUSED(tmpreg); \
  559. } while(0U)
  560. #define __HAL_RCC_SYSCFG_CLK_ENABLE() do { \
  561. __IO uint32_t tmpreg = 0x00U; \
  562. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_SYSCFGEN);\
  563. /* Delay after an RCC peripheral clock enabling */ \
  564. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_SYSCFGEN);\
  565. UNUSED(tmpreg); \
  566. } while(0U)
  567. #define __HAL_RCC_TIM9_CLK_ENABLE() do { \
  568. __IO uint32_t tmpreg = 0x00U; \
  569. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM9EN);\
  570. /* Delay after an RCC peripheral clock enabling */ \
  571. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM9EN);\
  572. UNUSED(tmpreg); \
  573. } while(0U)
  574. #define __HAL_RCC_TIM11_CLK_ENABLE() do { \
  575. __IO uint32_t tmpreg = 0x00U; \
  576. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM11EN);\
  577. /* Delay after an RCC peripheral clock enabling */ \
  578. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM11EN);\
  579. UNUSED(tmpreg); \
  580. } while(0U)
  581. #define __HAL_RCC_TIM1_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_TIM1EN))
  582. #define __HAL_RCC_USART1_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_USART1EN))
  583. #define __HAL_RCC_USART6_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_USART6EN))
  584. #define __HAL_RCC_ADC1_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_ADC1EN))
  585. #define __HAL_RCC_SPI1_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_SPI1EN))
  586. #define __HAL_RCC_SYSCFG_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_SYSCFGEN))
  587. #define __HAL_RCC_TIM9_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_TIM9EN))
  588. #define __HAL_RCC_TIM11_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_TIM11EN))
  589. /**
  590. * @}
  591. */
  592. /** @defgroup RCC_APB2_Peripheral_Clock_Enable_Disable_Status APB2 Peripheral Clock Enable Disable Status
  593. * @brief Get the enable or disable status of the APB2 peripheral clock.
  594. * @note After reset, the peripheral clock (used for registers read/write access)
  595. * is disabled and the application software has to enable this clock before
  596. * using it.
  597. * @{
  598. */
  599. #define __HAL_RCC_TIM1_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_TIM1EN)) != RESET)
  600. #define __HAL_RCC_USART1_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_USART1EN)) != RESET)
  601. #define __HAL_RCC_USART6_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_USART6EN)) != RESET)
  602. #define __HAL_RCC_ADC1_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_ADC1EN)) != RESET)
  603. #define __HAL_RCC_SPI1_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_SPI1EN)) != RESET)
  604. #define __HAL_RCC_SYSCFG_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_SYSCFGEN)) != RESET)
  605. #define __HAL_RCC_TIM9_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_TIM9EN)) != RESET)
  606. #define __HAL_RCC_TIM11_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_TIM11EN)) != RESET)
  607. #define __HAL_RCC_TIM1_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_TIM1EN)) == RESET)
  608. #define __HAL_RCC_USART1_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_USART1EN)) == RESET)
  609. #define __HAL_RCC_USART6_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_USART6EN)) == RESET)
  610. #define __HAL_RCC_ADC1_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_ADC1EN)) == RESET)
  611. #define __HAL_RCC_SPI1_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_SPI1EN)) == RESET)
  612. #define __HAL_RCC_SYSCFG_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_SYSCFGEN)) == RESET)
  613. #define __HAL_RCC_TIM9_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_TIM9EN)) == RESET)
  614. #define __HAL_RCC_TIM11_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_TIM11EN)) == RESET)
  615. /**
  616. * @}
  617. */
  618. /** @defgroup RCC_AHB1_Force_Release_Reset AHB1 Force Release Reset
  619. * @brief Force or release AHB1 peripheral reset.
  620. * @{
  621. */
  622. #define __HAL_RCC_AHB1_FORCE_RESET() (RCC->AHB1RSTR = 0xFFFFFFFFU)
  623. #define __HAL_RCC_GPIOA_FORCE_RESET() (RCC->AHB1RSTR |= (RCC_AHB1RSTR_GPIOARST))
  624. #define __HAL_RCC_GPIOB_FORCE_RESET() (RCC->AHB1RSTR |= (RCC_AHB1RSTR_GPIOBRST))
  625. #define __HAL_RCC_GPIOC_FORCE_RESET() (RCC->AHB1RSTR |= (RCC_AHB1RSTR_GPIOCRST))
  626. #define __HAL_RCC_GPIOH_FORCE_RESET() (RCC->AHB1RSTR |= (RCC_AHB1RSTR_GPIOHRST))
  627. #define __HAL_RCC_DMA1_FORCE_RESET() (RCC->AHB1RSTR |= (RCC_AHB1RSTR_DMA1RST))
  628. #define __HAL_RCC_DMA2_FORCE_RESET() (RCC->AHB1RSTR |= (RCC_AHB1RSTR_DMA2RST))
  629. #define __HAL_RCC_AHB1_RELEASE_RESET() (RCC->AHB1RSTR = 0x00U)
  630. #define __HAL_RCC_GPIOA_RELEASE_RESET() (RCC->AHB1RSTR &= ~(RCC_AHB1RSTR_GPIOARST))
  631. #define __HAL_RCC_GPIOB_RELEASE_RESET() (RCC->AHB1RSTR &= ~(RCC_AHB1RSTR_GPIOBRST))
  632. #define __HAL_RCC_GPIOC_RELEASE_RESET() (RCC->AHB1RSTR &= ~(RCC_AHB1RSTR_GPIOCRST))
  633. #define __HAL_RCC_GPIOH_RELEASE_RESET() (RCC->AHB1RSTR &= ~(RCC_AHB1RSTR_GPIOHRST))
  634. #define __HAL_RCC_DMA1_RELEASE_RESET() (RCC->AHB1RSTR &= ~(RCC_AHB1RSTR_DMA1RST))
  635. #define __HAL_RCC_DMA2_RELEASE_RESET() (RCC->AHB1RSTR &= ~(RCC_AHB1RSTR_DMA2RST))
  636. /**
  637. * @}
  638. */
  639. /** @defgroup RCC_APB1_Force_Release_Reset APB1 Force Release Reset
  640. * @brief Force or release APB1 peripheral reset.
  641. * @{
  642. */
  643. #define __HAL_RCC_APB1_FORCE_RESET() (RCC->APB1RSTR = 0xFFFFFFFFU)
  644. #define __HAL_RCC_TIM5_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_TIM5RST))
  645. #define __HAL_RCC_WWDG_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_WWDGRST))
  646. #define __HAL_RCC_SPI2_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_SPI2RST))
  647. #define __HAL_RCC_USART2_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_USART2RST))
  648. #define __HAL_RCC_I2C1_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_I2C1RST))
  649. #define __HAL_RCC_I2C2_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_I2C2RST))
  650. #define __HAL_RCC_PWR_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_PWRRST))
  651. #define __HAL_RCC_APB1_RELEASE_RESET() (RCC->APB1RSTR = 0x00U)
  652. #define __HAL_RCC_TIM5_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_TIM5RST))
  653. #define __HAL_RCC_WWDG_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_WWDGRST))
  654. #define __HAL_RCC_SPI2_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_SPI2RST))
  655. #define __HAL_RCC_USART2_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_USART2RST))
  656. #define __HAL_RCC_I2C1_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_I2C1RST))
  657. #define __HAL_RCC_I2C2_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_I2C2RST))
  658. #define __HAL_RCC_PWR_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_PWRRST))
  659. /**
  660. * @}
  661. */
  662. /** @defgroup RCC_APB2_Force_Release_Reset APB2 Force Release Reset
  663. * @brief Force or release APB2 peripheral reset.
  664. * @{
  665. */
  666. #define __HAL_RCC_APB2_FORCE_RESET() (RCC->APB2RSTR = 0xFFFFFFFFU)
  667. #define __HAL_RCC_TIM1_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_TIM1RST))
  668. #define __HAL_RCC_USART1_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_USART1RST))
  669. #define __HAL_RCC_USART6_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_USART6RST))
  670. #define __HAL_RCC_ADC_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_ADCRST))
  671. #define __HAL_RCC_SPI1_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_SPI1RST))
  672. #define __HAL_RCC_SYSCFG_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_SYSCFGRST))
  673. #define __HAL_RCC_TIM9_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_TIM9RST))
  674. #define __HAL_RCC_TIM11_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_TIM11RST))
  675. #define __HAL_RCC_APB2_RELEASE_RESET() (RCC->APB2RSTR = 0x00U)
  676. #define __HAL_RCC_TIM1_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_TIM1RST))
  677. #define __HAL_RCC_USART1_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_USART1RST))
  678. #define __HAL_RCC_USART6_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_USART6RST))
  679. #define __HAL_RCC_ADC_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_ADCRST))
  680. #define __HAL_RCC_SPI1_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_SPI1RST))
  681. #define __HAL_RCC_SYSCFG_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_SYSCFGRST))
  682. #define __HAL_RCC_TIM9_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_TIM9RST))
  683. #define __HAL_RCC_TIM11_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_TIM11RST))
  684. /**
  685. * @}
  686. */
  687. /** @defgroup RCC_AHB1_LowPower_Enable_Disable AHB1 Peripheral Low Power Enable Disable
  688. * @brief Enable or disable the AHB1 peripheral clock during Low Power (Sleep) mode.
  689. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  690. * power consumption.
  691. * @note After wake-up from SLEEP mode, the peripheral clock is enabled again.
  692. * @note By default, all peripheral clocks are enabled during SLEEP mode.
  693. * @{
  694. */
  695. #define __HAL_RCC_GPIOA_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_GPIOALPEN))
  696. #define __HAL_RCC_GPIOB_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_GPIOBLPEN))
  697. #define __HAL_RCC_GPIOC_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_GPIOCLPEN))
  698. #define __HAL_RCC_GPIOH_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_GPIOHLPEN))
  699. #define __HAL_RCC_DMA1_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_DMA1LPEN))
  700. #define __HAL_RCC_DMA2_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_DMA2LPEN))
  701. #define __HAL_RCC_GPIOA_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~(RCC_AHB1LPENR_GPIOALPEN))
  702. #define __HAL_RCC_GPIOB_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~(RCC_AHB1LPENR_GPIOBLPEN))
  703. #define __HAL_RCC_GPIOC_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~(RCC_AHB1LPENR_GPIOCLPEN))
  704. #define __HAL_RCC_GPIOH_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~(RCC_AHB1LPENR_GPIOHLPEN))
  705. #define __HAL_RCC_DMA1_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~(RCC_AHB1LPENR_DMA1LPEN))
  706. #define __HAL_RCC_DMA2_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~(RCC_AHB1LPENR_DMA2LPEN))
  707. /**
  708. * @}
  709. */
  710. /** @defgroup RCC_APB1_LowPower_Enable_Disable APB1 Peripheral Low Power Enable Disable
  711. * @brief Enable or disable the APB1 peripheral clock during Low Power (Sleep) mode.
  712. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  713. * power consumption.
  714. * @note After wake-up from SLEEP mode, the peripheral clock is enabled again.
  715. * @note By default, all peripheral clocks are enabled during SLEEP mode.
  716. * @{
  717. */
  718. #define __HAL_RCC_TIM5_CLK_SLEEP_ENABLE() (RCC->APB1LPENR |= (RCC_APB1LPENR_TIM5LPEN))
  719. #define __HAL_RCC_WWDG_CLK_SLEEP_ENABLE() (RCC->APB1LPENR |= (RCC_APB1LPENR_WWDGLPEN))
  720. #define __HAL_RCC_SPI2_CLK_SLEEP_ENABLE() (RCC->APB1LPENR |= (RCC_APB1LPENR_SPI2LPEN))
  721. #define __HAL_RCC_USART2_CLK_SLEEP_ENABLE() (RCC->APB1LPENR |= (RCC_APB1LPENR_USART2LPEN))
  722. #define __HAL_RCC_I2C1_CLK_SLEEP_ENABLE() (RCC->APB1LPENR |= (RCC_APB1LPENR_I2C1LPEN))
  723. #define __HAL_RCC_I2C2_CLK_SLEEP_ENABLE() (RCC->APB1LPENR |= (RCC_APB1LPENR_I2C2LPEN))
  724. #define __HAL_RCC_PWR_CLK_SLEEP_ENABLE() (RCC->APB1LPENR |= (RCC_APB1LPENR_PWRLPEN))
  725. #define __HAL_RCC_TIM5_CLK_SLEEP_DISABLE() (RCC->APB1LPENR &= ~(RCC_APB1LPENR_TIM5LPEN))
  726. #define __HAL_RCC_WWDG_CLK_SLEEP_DISABLE() (RCC->APB1LPENR &= ~(RCC_APB1LPENR_WWDGLPEN))
  727. #define __HAL_RCC_SPI2_CLK_SLEEP_DISABLE() (RCC->APB1LPENR &= ~(RCC_APB1LPENR_SPI2LPEN))
  728. #define __HAL_RCC_USART2_CLK_SLEEP_DISABLE() (RCC->APB1LPENR &= ~(RCC_APB1LPENR_USART2LPEN))
  729. #define __HAL_RCC_I2C1_CLK_SLEEP_DISABLE() (RCC->APB1LPENR &= ~(RCC_APB1LPENR_I2C1LPEN))
  730. #define __HAL_RCC_I2C2_CLK_SLEEP_DISABLE() (RCC->APB1LPENR &= ~(RCC_APB1LPENR_I2C2LPEN))
  731. #define __HAL_RCC_PWR_CLK_SLEEP_DISABLE() (RCC->APB1LPENR &= ~(RCC_APB1LPENR_PWRLPEN))
  732. /**
  733. * @}
  734. */
  735. /** @defgroup RCC_APB2_LowPower_Enable_Disable APB2 Peripheral Low Power Enable Disable
  736. * @brief Enable or disable the APB2 peripheral clock during Low Power (Sleep) mode.
  737. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  738. * power consumption.
  739. * @note After wake-up from SLEEP mode, the peripheral clock is enabled again.
  740. * @note By default, all peripheral clocks are enabled during SLEEP mode.
  741. * @{
  742. */
  743. #define __HAL_RCC_TIM1_CLK_SLEEP_ENABLE() (RCC->APB2LPENR |= (RCC_APB2LPENR_TIM1LPEN))
  744. #define __HAL_RCC_USART1_CLK_SLEEP_ENABLE() (RCC->APB2LPENR |= (RCC_APB2LPENR_USART1LPEN))
  745. #define __HAL_RCC_USART6_CLK_SLEEP_ENABLE() (RCC->APB2LPENR |= (RCC_APB2LPENR_USART6LPEN))
  746. #define __HAL_RCC_ADC1_CLK_SLEEP_ENABLE() (RCC->APB2LPENR |= (RCC_APB2LPENR_ADC1LPEN))
  747. #define __HAL_RCC_SPI1_CLK_SLEEP_ENABLE() (RCC->APB2LPENR |= (RCC_APB2LPENR_SPI1LPEN))
  748. #define __HAL_RCC_SYSCFG_CLK_SLEEP_ENABLE() (RCC->APB2LPENR |= (RCC_APB2LPENR_SYSCFGLPEN))
  749. #define __HAL_RCC_TIM9_CLK_SLEEP_ENABLE() (RCC->APB2LPENR |= (RCC_APB2LPENR_TIM9LPEN))
  750. #define __HAL_RCC_TIM11_CLK_SLEEP_ENABLE() (RCC->APB2LPENR |= (RCC_APB2LPENR_TIM11LPEN))
  751. #define __HAL_RCC_TIM1_CLK_SLEEP_DISABLE() (RCC->APB2LPENR &= ~(RCC_APB2LPENR_TIM1LPEN))
  752. #define __HAL_RCC_USART1_CLK_SLEEP_DISABLE() (RCC->APB2LPENR &= ~(RCC_APB2LPENR_USART1LPEN))
  753. #define __HAL_RCC_USART6_CLK_SLEEP_DISABLE() (RCC->APB2LPENR &= ~(RCC_APB2LPENR_USART6LPEN))
  754. #define __HAL_RCC_ADC1_CLK_SLEEP_DISABLE() (RCC->APB2LPENR &= ~(RCC_APB2LPENR_ADC1LPEN))
  755. #define __HAL_RCC_SPI1_CLK_SLEEP_DISABLE() (RCC->APB2LPENR &= ~(RCC_APB2LPENR_SPI1LPEN))
  756. #define __HAL_RCC_SYSCFG_CLK_SLEEP_DISABLE() (RCC->APB2LPENR &= ~(RCC_APB2LPENR_SYSCFGLPEN))
  757. #define __HAL_RCC_TIM9_CLK_SLEEP_DISABLE() (RCC->APB2LPENR &= ~(RCC_APB2LPENR_TIM9LPEN))
  758. #define __HAL_RCC_TIM11_CLK_SLEEP_DISABLE() (RCC->APB2LPENR &= ~(RCC_APB2LPENR_TIM11LPEN))
  759. /**
  760. * @}
  761. */
  762. /** @defgroup RCC_HSI_Configuration HSI Configuration
  763. * @{
  764. */
  765. /** @brief Macros to enable or disable the Internal High Speed oscillator (HSI).
  766. * @note The HSI is stopped by hardware when entering STOP and STANDBY modes.
  767. * It is used (enabled by hardware) as system clock source after startup
  768. * from Reset, wake-up from STOP and STANDBY mode, or in case of failure
  769. * of the HSE used directly or indirectly as system clock (if the Clock
  770. * Security System CSS is enabled).
  771. * @note HSI can not be stopped if it is used as system clock source. In this case,
  772. * you have to select another source of the system clock then stop the HSI.
  773. * @note After enabling the HSI, the application software should wait on HSIRDY
  774. * flag to be set indicating that HSI clock is stable and can be used as
  775. * system clock source.
  776. * This parameter can be: ENABLE or DISABLE.
  777. * @note When the HSI is stopped, HSIRDY flag goes low after 6 HSI oscillator
  778. * clock cycles.
  779. */
  780. #define __HAL_RCC_HSI_ENABLE() (*(__IO uint32_t *) RCC_CR_HSION_BB = ENABLE)
  781. #define __HAL_RCC_HSI_DISABLE() (*(__IO uint32_t *) RCC_CR_HSION_BB = DISABLE)
  782. /** @brief Macro to adjust the Internal High Speed oscillator (HSI) calibration value.
  783. * @note The calibration is used to compensate for the variations in voltage
  784. * and temperature that influence the frequency of the internal HSI RC.
  785. * @param __HSICalibrationValue__ specifies the calibration trimming value.
  786. * (default is RCC_HSICALIBRATION_DEFAULT).
  787. * This parameter must be a number between 0 and 0x1F.
  788. */
  789. #define __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(__HSICalibrationValue__) (MODIFY_REG(RCC->CR,\
  790. RCC_CR_HSITRIM, (uint32_t)(__HSICalibrationValue__) << RCC_CR_HSITRIM_Pos))
  791. /**
  792. * @}
  793. */
  794. /** @defgroup RCC_LSI_Configuration LSI Configuration
  795. * @{
  796. */
  797. /** @brief Macros to enable or disable the Internal Low Speed oscillator (LSI).
  798. * @note After enabling the LSI, the application software should wait on
  799. * LSIRDY flag to be set indicating that LSI clock is stable and can
  800. * be used to clock the IWDG and/or the RTC.
  801. * @note LSI can not be disabled if the IWDG is running.
  802. * @note When the LSI is stopped, LSIRDY flag goes low after 6 LSI oscillator
  803. * clock cycles.
  804. */
  805. #define __HAL_RCC_LSI_ENABLE() (*(__IO uint32_t *) RCC_CSR_LSION_BB = ENABLE)
  806. #define __HAL_RCC_LSI_DISABLE() (*(__IO uint32_t *) RCC_CSR_LSION_BB = DISABLE)
  807. /**
  808. * @}
  809. */
  810. /** @defgroup RCC_HSE_Configuration HSE Configuration
  811. * @{
  812. */
  813. /**
  814. * @brief Macro to configure the External High Speed oscillator (HSE).
  815. * @note Transition HSE Bypass to HSE On and HSE On to HSE Bypass are not supported by this macro.
  816. * User should request a transition to HSE Off first and then HSE On or HSE Bypass.
  817. * @note After enabling the HSE (RCC_HSE_ON or RCC_HSE_Bypass), the application
  818. * software should wait on HSERDY flag to be set indicating that HSE clock
  819. * is stable and can be used to clock the PLL and/or system clock.
  820. * @note HSE state can not be changed if it is used directly or through the
  821. * PLL as system clock. In this case, you have to select another source
  822. * of the system clock then change the HSE state (ex. disable it).
  823. * @note The HSE is stopped by hardware when entering STOP and STANDBY modes.
  824. * @note This function reset the CSSON bit, so if the clock security system(CSS)
  825. * was previously enabled you have to enable it again after calling this
  826. * function.
  827. * @param __STATE__ specifies the new state of the HSE.
  828. * This parameter can be one of the following values:
  829. * @arg RCC_HSE_OFF: turn OFF the HSE oscillator, HSERDY flag goes low after
  830. * 6 HSE oscillator clock cycles.
  831. * @arg RCC_HSE_ON: turn ON the HSE oscillator.
  832. * @arg RCC_HSE_BYPASS: HSE oscillator bypassed with external clock.
  833. */
  834. #define __HAL_RCC_HSE_CONFIG(__STATE__) \
  835. do { \
  836. if ((__STATE__) == RCC_HSE_ON) \
  837. { \
  838. SET_BIT(RCC->CR, RCC_CR_HSEON); \
  839. } \
  840. else if ((__STATE__) == RCC_HSE_BYPASS) \
  841. { \
  842. SET_BIT(RCC->CR, RCC_CR_HSEBYP); \
  843. SET_BIT(RCC->CR, RCC_CR_HSEON); \
  844. } \
  845. else \
  846. { \
  847. CLEAR_BIT(RCC->CR, RCC_CR_HSEON); \
  848. CLEAR_BIT(RCC->CR, RCC_CR_HSEBYP); \
  849. } \
  850. } while(0U)
  851. /**
  852. * @}
  853. */
  854. /** @defgroup RCC_LSE_Configuration LSE Configuration
  855. * @{
  856. */
  857. /**
  858. * @brief Macro to configure the External Low Speed oscillator (LSE).
  859. * @note Transition LSE Bypass to LSE On and LSE On to LSE Bypass are not supported by this macro.
  860. * User should request a transition to LSE Off first and then LSE On or LSE Bypass.
  861. * @note As the LSE is in the Backup domain and write access is denied to
  862. * this domain after reset, you have to enable write access using
  863. * HAL_PWR_EnableBkUpAccess() function before to configure the LSE
  864. * (to be done once after reset).
  865. * @note After enabling the LSE (RCC_LSE_ON or RCC_LSE_BYPASS), the application
  866. * software should wait on LSERDY flag to be set indicating that LSE clock
  867. * is stable and can be used to clock the RTC.
  868. * @param __STATE__ specifies the new state of the LSE.
  869. * This parameter can be one of the following values:
  870. * @arg RCC_LSE_OFF: turn OFF the LSE oscillator, LSERDY flag goes low after
  871. * 6 LSE oscillator clock cycles.
  872. * @arg RCC_LSE_ON: turn ON the LSE oscillator.
  873. * @arg RCC_LSE_BYPASS: LSE oscillator bypassed with external clock.
  874. */
  875. #define __HAL_RCC_LSE_CONFIG(__STATE__) \
  876. do { \
  877. if((__STATE__) == RCC_LSE_ON) \
  878. { \
  879. SET_BIT(RCC->BDCR, RCC_BDCR_LSEON); \
  880. } \
  881. else if((__STATE__) == RCC_LSE_BYPASS) \
  882. { \
  883. SET_BIT(RCC->BDCR, RCC_BDCR_LSEBYP); \
  884. SET_BIT(RCC->BDCR, RCC_BDCR_LSEON); \
  885. } \
  886. else \
  887. { \
  888. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEON); \
  889. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEBYP); \
  890. } \
  891. } while(0U)
  892. /**
  893. * @}
  894. */
  895. /** @defgroup RCC_Internal_RTC_Clock_Configuration RTC Clock Configuration
  896. * @{
  897. */
  898. /** @brief Macros to enable or disable the RTC clock.
  899. * @note These macros must be used only after the RTC clock source was selected.
  900. */
  901. #define __HAL_RCC_RTC_ENABLE() (*(__IO uint32_t *) RCC_BDCR_RTCEN_BB = ENABLE)
  902. #define __HAL_RCC_RTC_DISABLE() (*(__IO uint32_t *) RCC_BDCR_RTCEN_BB = DISABLE)
  903. /** @brief Macros to configure the RTC clock (RTCCLK).
  904. * @note As the RTC clock configuration bits are in the Backup domain and write
  905. * access is denied to this domain after reset, you have to enable write
  906. * access using the Power Backup Access macro before to configure
  907. * the RTC clock source (to be done once after reset).
  908. * @note Once the RTC clock is configured it can't be changed unless the
  909. * Backup domain is reset using __HAL_RCC_BackupReset_RELEASE() macro, or by
  910. * a Power On Reset (POR).
  911. * @param __RTCCLKSource__ specifies the RTC clock source.
  912. * This parameter can be one of the following values:
  913. @arg @ref RCC_RTCCLKSOURCE_NO_CLK: No clock selected as RTC clock.
  914. * @arg @ref RCC_RTCCLKSOURCE_LSE: LSE selected as RTC clock.
  915. * @arg @ref RCC_RTCCLKSOURCE_LSI: LSI selected as RTC clock.
  916. * @arg @ref RCC_RTCCLKSOURCE_HSE_DIVX: HSE clock divided by x selected
  917. * as RTC clock, where x:[2,31]
  918. * @note If the LSE or LSI is used as RTC clock source, the RTC continues to
  919. * work in STOP and STANDBY modes, and can be used as wake-up source.
  920. * However, when the HSE clock is used as RTC clock source, the RTC
  921. * cannot be used in STOP and STANDBY modes.
  922. * @note The maximum input clock frequency for RTC is 1MHz (when using HSE as
  923. * RTC clock source).
  924. */
  925. #define __HAL_RCC_RTC_CLKPRESCALER(__RTCCLKSource__) (((__RTCCLKSource__) & RCC_BDCR_RTCSEL) == RCC_BDCR_RTCSEL) ? \
  926. MODIFY_REG(RCC->CFGR, RCC_CFGR_RTCPRE, ((__RTCCLKSource__) & 0xFFFFCFFU)) : CLEAR_BIT(RCC->CFGR, RCC_CFGR_RTCPRE)
  927. #define __HAL_RCC_RTC_CONFIG(__RTCCLKSource__) do { __HAL_RCC_RTC_CLKPRESCALER(__RTCCLKSource__); \
  928. RCC->BDCR |= ((__RTCCLKSource__) & 0x00000FFFU); \
  929. } while(0U)
  930. /** @brief Macro to get the RTC clock source.
  931. * @retval The clock source can be one of the following values:
  932. * @arg @ref RCC_RTCCLKSOURCE_NO_CLK No clock selected as RTC clock
  933. * @arg @ref RCC_RTCCLKSOURCE_LSE LSE selected as RTC clock
  934. * @arg @ref RCC_RTCCLKSOURCE_LSI LSI selected as RTC clock
  935. * @arg @ref RCC_RTCCLKSOURCE_HSE_DIVX HSE divided by X selected as RTC clock (X can be retrieved thanks to @ref __HAL_RCC_GET_RTC_HSE_PRESCALER()
  936. */
  937. #define __HAL_RCC_GET_RTC_SOURCE() (READ_BIT(RCC->BDCR, RCC_BDCR_RTCSEL))
  938. /**
  939. * @brief Get the RTC and HSE clock divider (RTCPRE).
  940. * @retval Returned value can be one of the following values:
  941. * @arg @ref RCC_RTCCLKSOURCE_HSE_DIVX: HSE clock divided by x selected
  942. * as RTC clock, where x:[2,31]
  943. */
  944. #define __HAL_RCC_GET_RTC_HSE_PRESCALER() (READ_BIT(RCC->CFGR, RCC_CFGR_RTCPRE) | RCC_BDCR_RTCSEL)
  945. /** @brief Macros to force or release the Backup domain reset.
  946. * @note This function resets the RTC peripheral (including the backup registers)
  947. * and the RTC clock source selection in RCC_CSR register.
  948. * @note The BKPSRAM is not affected by this reset.
  949. */
  950. #define __HAL_RCC_BACKUPRESET_FORCE() (*(__IO uint32_t *) RCC_BDCR_BDRST_BB = ENABLE)
  951. #define __HAL_RCC_BACKUPRESET_RELEASE() (*(__IO uint32_t *) RCC_BDCR_BDRST_BB = DISABLE)
  952. /**
  953. * @}
  954. */
  955. /** @defgroup RCC_PLL_Configuration PLL Configuration
  956. * @{
  957. */
  958. /** @brief Macros to enable or disable the main PLL.
  959. * @note After enabling the main PLL, the application software should wait on
  960. * PLLRDY flag to be set indicating that PLL clock is stable and can
  961. * be used as system clock source.
  962. * @note The main PLL can not be disabled if it is used as system clock source
  963. * @note The main PLL is disabled by hardware when entering STOP and STANDBY modes.
  964. */
  965. #define __HAL_RCC_PLL_ENABLE() (*(__IO uint32_t *) RCC_CR_PLLON_BB = ENABLE)
  966. #define __HAL_RCC_PLL_DISABLE() (*(__IO uint32_t *) RCC_CR_PLLON_BB = DISABLE)
  967. /** @brief Macro to configure the PLL clock source.
  968. * @note This function must be used only when the main PLL is disabled.
  969. * @param __PLLSOURCE__ specifies the PLL entry clock source.
  970. * This parameter can be one of the following values:
  971. * @arg RCC_PLLSOURCE_HSI: HSI oscillator clock selected as PLL clock entry
  972. * @arg RCC_PLLSOURCE_HSE: HSE oscillator clock selected as PLL clock entry
  973. *
  974. */
  975. #define __HAL_RCC_PLL_PLLSOURCE_CONFIG(__PLLSOURCE__) MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC, (__PLLSOURCE__))
  976. /** @brief Macro to configure the PLL multiplication factor.
  977. * @note This function must be used only when the main PLL is disabled.
  978. * @param __PLLM__ specifies the division factor for PLL VCO input clock
  979. * This parameter must be a number between Min_Data = 2 and Max_Data = 63.
  980. * @note You have to set the PLLM parameter correctly to ensure that the VCO input
  981. * frequency ranges from 1 to 2 MHz. It is recommended to select a frequency
  982. * of 2 MHz to limit PLL jitter.
  983. *
  984. */
  985. #define __HAL_RCC_PLL_PLLM_CONFIG(__PLLM__) MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLM, (__PLLM__))
  986. /**
  987. * @}
  988. */
  989. /** @defgroup RCC_Get_Clock_source Get Clock source
  990. * @{
  991. */
  992. /**
  993. * @brief Macro to configure the system clock source.
  994. * @param __RCC_SYSCLKSOURCE__ specifies the system clock source.
  995. * This parameter can be one of the following values:
  996. * - RCC_SYSCLKSOURCE_HSI: HSI oscillator is used as system clock source.
  997. * - RCC_SYSCLKSOURCE_HSE: HSE oscillator is used as system clock source.
  998. * - RCC_SYSCLKSOURCE_PLLCLK: PLL output is used as system clock source.
  999. * - RCC_SYSCLKSOURCE_PLLRCLK: PLLR output is used as system clock source. This
  1000. * parameter is available only for STM32F446xx devices.
  1001. */
  1002. #define __HAL_RCC_SYSCLK_CONFIG(__RCC_SYSCLKSOURCE__) MODIFY_REG(RCC->CFGR, RCC_CFGR_SW, (__RCC_SYSCLKSOURCE__))
  1003. /** @brief Macro to get the clock source used as system clock.
  1004. * @retval The clock source used as system clock. The returned value can be one
  1005. * of the following:
  1006. * - RCC_SYSCLKSOURCE_STATUS_HSI: HSI used as system clock.
  1007. * - RCC_SYSCLKSOURCE_STATUS_HSE: HSE used as system clock.
  1008. * - RCC_SYSCLKSOURCE_STATUS_PLLCLK: PLL used as system clock.
  1009. * - RCC_SYSCLKSOURCE_STATUS_PLLRCLK: PLLR used as system clock. This parameter
  1010. * is available only for STM32F446xx devices.
  1011. */
  1012. #define __HAL_RCC_GET_SYSCLK_SOURCE() (RCC->CFGR & RCC_CFGR_SWS)
  1013. /** @brief Macro to get the oscillator used as PLL clock source.
  1014. * @retval The oscillator used as PLL clock source. The returned value can be one
  1015. * of the following:
  1016. * - RCC_PLLSOURCE_HSI: HSI oscillator is used as PLL clock source.
  1017. * - RCC_PLLSOURCE_HSE: HSE oscillator is used as PLL clock source.
  1018. */
  1019. #define __HAL_RCC_GET_PLL_OSCSOURCE() ((uint32_t)(RCC->PLLCFGR & RCC_PLLCFGR_PLLSRC))
  1020. /**
  1021. * @}
  1022. */
  1023. /** @defgroup RCCEx_MCOx_Clock_Config RCC Extended MCOx Clock Config
  1024. * @{
  1025. */
  1026. /** @brief Macro to configure the MCO1 clock.
  1027. * @param __MCOCLKSOURCE__ specifies the MCO clock source.
  1028. * This parameter can be one of the following values:
  1029. * @arg RCC_MCO1SOURCE_HSI: HSI clock selected as MCO1 source
  1030. * @arg RCC_MCO1SOURCE_LSE: LSE clock selected as MCO1 source
  1031. * @arg RCC_MCO1SOURCE_HSE: HSE clock selected as MCO1 source
  1032. * @arg RCC_MCO1SOURCE_PLLCLK: main PLL clock selected as MCO1 source
  1033. * @param __MCODIV__ specifies the MCO clock prescaler.
  1034. * This parameter can be one of the following values:
  1035. * @arg RCC_MCODIV_1: no division applied to MCOx clock
  1036. * @arg RCC_MCODIV_2: division by 2 applied to MCOx clock
  1037. * @arg RCC_MCODIV_3: division by 3 applied to MCOx clock
  1038. * @arg RCC_MCODIV_4: division by 4 applied to MCOx clock
  1039. * @arg RCC_MCODIV_5: division by 5 applied to MCOx clock
  1040. */
  1041. #define __HAL_RCC_MCO1_CONFIG(__MCOCLKSOURCE__, __MCODIV__) \
  1042. MODIFY_REG(RCC->CFGR, (RCC_CFGR_MCO1 | RCC_CFGR_MCO1PRE), ((__MCOCLKSOURCE__) | (__MCODIV__)))
  1043. /** @brief Macro to configure the MCO2 clock.
  1044. * @param __MCOCLKSOURCE__ specifies the MCO clock source.
  1045. * This parameter can be one of the following values:
  1046. * @arg RCC_MCO2SOURCE_SYSCLK: System clock (SYSCLK) selected as MCO2 source
  1047. * @arg RCC_MCO2SOURCE_PLLI2SCLK: PLLI2S clock selected as MCO2 source, available for all STM32F4 devices except STM32F410xx
  1048. * @arg RCC_MCO2SOURCE_I2SCLK: I2SCLK clock selected as MCO2 source, available only for STM32F410Rx devices
  1049. * @arg RCC_MCO2SOURCE_HSE: HSE clock selected as MCO2 source
  1050. * @arg RCC_MCO2SOURCE_PLLCLK: main PLL clock selected as MCO2 source
  1051. * @param __MCODIV__ specifies the MCO clock prescaler.
  1052. * This parameter can be one of the following values:
  1053. * @arg RCC_MCODIV_1: no division applied to MCOx clock
  1054. * @arg RCC_MCODIV_2: division by 2 applied to MCOx clock
  1055. * @arg RCC_MCODIV_3: division by 3 applied to MCOx clock
  1056. * @arg RCC_MCODIV_4: division by 4 applied to MCOx clock
  1057. * @arg RCC_MCODIV_5: division by 5 applied to MCOx clock
  1058. * @note For STM32F410Rx devices, to output I2SCLK clock on MCO2, you should have
  1059. * at least one of the SPI clocks enabled (SPI1, SPI2 or SPI5).
  1060. */
  1061. #define __HAL_RCC_MCO2_CONFIG(__MCOCLKSOURCE__, __MCODIV__) \
  1062. MODIFY_REG(RCC->CFGR, (RCC_CFGR_MCO2 | RCC_CFGR_MCO2PRE), ((__MCOCLKSOURCE__) | ((__MCODIV__) << 3U)));
  1063. /**
  1064. * @}
  1065. */
  1066. /** @defgroup RCC_Flags_Interrupts_Management Flags Interrupts Management
  1067. * @brief macros to manage the specified RCC Flags and interrupts.
  1068. * @{
  1069. */
  1070. /** @brief Enable RCC interrupt (Perform Byte access to RCC_CIR[14:8] bits to enable
  1071. * the selected interrupts).
  1072. * @param __INTERRUPT__ specifies the RCC interrupt sources to be enabled.
  1073. * This parameter can be any combination of the following values:
  1074. * @arg RCC_IT_LSIRDY: LSI ready interrupt.
  1075. * @arg RCC_IT_LSERDY: LSE ready interrupt.
  1076. * @arg RCC_IT_HSIRDY: HSI ready interrupt.
  1077. * @arg RCC_IT_HSERDY: HSE ready interrupt.
  1078. * @arg RCC_IT_PLLRDY: Main PLL ready interrupt.
  1079. * @arg RCC_IT_PLLI2SRDY: PLLI2S ready interrupt.
  1080. */
  1081. #define __HAL_RCC_ENABLE_IT(__INTERRUPT__) (*(__IO uint8_t *) RCC_CIR_BYTE1_ADDRESS |= (__INTERRUPT__))
  1082. /** @brief Disable RCC interrupt (Perform Byte access to RCC_CIR[14:8] bits to disable
  1083. * the selected interrupts).
  1084. * @param __INTERRUPT__ specifies the RCC interrupt sources to be disabled.
  1085. * This parameter can be any combination of the following values:
  1086. * @arg RCC_IT_LSIRDY: LSI ready interrupt.
  1087. * @arg RCC_IT_LSERDY: LSE ready interrupt.
  1088. * @arg RCC_IT_HSIRDY: HSI ready interrupt.
  1089. * @arg RCC_IT_HSERDY: HSE ready interrupt.
  1090. * @arg RCC_IT_PLLRDY: Main PLL ready interrupt.
  1091. * @arg RCC_IT_PLLI2SRDY: PLLI2S ready interrupt.
  1092. */
  1093. #define __HAL_RCC_DISABLE_IT(__INTERRUPT__) (*(__IO uint8_t *) RCC_CIR_BYTE1_ADDRESS &= (uint8_t)(~(__INTERRUPT__)))
  1094. /** @brief Clear the RCC's interrupt pending bits (Perform Byte access to RCC_CIR[23:16]
  1095. * bits to clear the selected interrupt pending bits.
  1096. * @param __INTERRUPT__ specifies the interrupt pending bit to clear.
  1097. * This parameter can be any combination of the following values:
  1098. * @arg RCC_IT_LSIRDY: LSI ready interrupt.
  1099. * @arg RCC_IT_LSERDY: LSE ready interrupt.
  1100. * @arg RCC_IT_HSIRDY: HSI ready interrupt.
  1101. * @arg RCC_IT_HSERDY: HSE ready interrupt.
  1102. * @arg RCC_IT_PLLRDY: Main PLL ready interrupt.
  1103. * @arg RCC_IT_PLLI2SRDY: PLLI2S ready interrupt.
  1104. * @arg RCC_IT_CSS: Clock Security System interrupt
  1105. */
  1106. #define __HAL_RCC_CLEAR_IT(__INTERRUPT__) (*(__IO uint8_t *) RCC_CIR_BYTE2_ADDRESS = (__INTERRUPT__))
  1107. /** @brief Check the RCC's interrupt has occurred or not.
  1108. * @param __INTERRUPT__ specifies the RCC interrupt source to check.
  1109. * This parameter can be one of the following values:
  1110. * @arg RCC_IT_LSIRDY: LSI ready interrupt.
  1111. * @arg RCC_IT_LSERDY: LSE ready interrupt.
  1112. * @arg RCC_IT_HSIRDY: HSI ready interrupt.
  1113. * @arg RCC_IT_HSERDY: HSE ready interrupt.
  1114. * @arg RCC_IT_PLLRDY: Main PLL ready interrupt.
  1115. * @arg RCC_IT_PLLI2SRDY: PLLI2S ready interrupt.
  1116. * @arg RCC_IT_CSS: Clock Security System interrupt
  1117. * @retval The new state of __INTERRUPT__ (TRUE or FALSE).
  1118. */
  1119. #define __HAL_RCC_GET_IT(__INTERRUPT__) ((RCC->CIR & (__INTERRUPT__)) == (__INTERRUPT__))
  1120. /** @brief Set RMVF bit to clear the reset flags: RCC_FLAG_PINRST, RCC_FLAG_PORRST,
  1121. * RCC_FLAG_SFTRST, RCC_FLAG_IWDGRST, RCC_FLAG_WWDGRST and RCC_FLAG_LPWRRST.
  1122. */
  1123. #define __HAL_RCC_CLEAR_RESET_FLAGS() (RCC->CSR |= RCC_CSR_RMVF)
  1124. /** @brief Check RCC flag is set or not.
  1125. * @param __FLAG__ specifies the flag to check.
  1126. * This parameter can be one of the following values:
  1127. * @arg RCC_FLAG_HSIRDY: HSI oscillator clock ready.
  1128. * @arg RCC_FLAG_HSERDY: HSE oscillator clock ready.
  1129. * @arg RCC_FLAG_PLLRDY: Main PLL clock ready.
  1130. * @arg RCC_FLAG_PLLI2SRDY: PLLI2S clock ready.
  1131. * @arg RCC_FLAG_LSERDY: LSE oscillator clock ready.
  1132. * @arg RCC_FLAG_LSIRDY: LSI oscillator clock ready.
  1133. * @arg RCC_FLAG_BORRST: POR/PDR or BOR reset.
  1134. * @arg RCC_FLAG_PINRST: Pin reset.
  1135. * @arg RCC_FLAG_PORRST: POR/PDR reset.
  1136. * @arg RCC_FLAG_SFTRST: Software reset.
  1137. * @arg RCC_FLAG_IWDGRST: Independent Watchdog reset.
  1138. * @arg RCC_FLAG_WWDGRST: Window Watchdog reset.
  1139. * @arg RCC_FLAG_LPWRRST: Low Power reset.
  1140. * @retval The new state of __FLAG__ (TRUE or FALSE).
  1141. */
  1142. #define RCC_FLAG_MASK ((uint8_t)0x1FU)
  1143. #define __HAL_RCC_GET_FLAG(__FLAG__) (((((((__FLAG__) >> 5U) == 1U)? RCC->CR :((((__FLAG__) >> 5U) == 2U) ? RCC->BDCR :((((__FLAG__) >> 5U) == 3U)? RCC->CSR :RCC->CIR))) & (1U << ((__FLAG__) & RCC_FLAG_MASK)))!= 0U)? 1U : 0U)
  1144. /**
  1145. * @}
  1146. */
  1147. /**
  1148. * @}
  1149. */
  1150. ///* Exported functions --------------------------------------------------------*/
  1151. // /** @addtogroup RCC_Exported_Functions
  1152. // * @{
  1153. // */
  1154. //
  1155. ///** @addtogroup RCC_Exported_Functions_Group1
  1156. // * @{
  1157. // */
  1158. ///* Initialization and de-initialization functions ******************************/
  1159. //HAL_StatusTypeDef HAL_RCC_DeInit(void);
  1160. //HAL_StatusTypeDef HAL_RCC_OscConfig(RCC_OscInitTypeDef *RCC_OscInitStruct);
  1161. //HAL_StatusTypeDef HAL_RCC_ClockConfig(RCC_ClkInitTypeDef *RCC_ClkInitStruct, uint32_t FLatency);
  1162. ///**
  1163. // * @}
  1164. // */
  1165. //
  1166. ///** @addtogroup RCC_Exported_Functions_Group2
  1167. // * @{
  1168. // */
  1169. ///* Peripheral Control functions ************************************************/
  1170. //void HAL_RCC_MCOConfig(uint32_t RCC_MCOx, uint32_t RCC_MCOSource, uint32_t RCC_MCODiv);
  1171. //void HAL_RCC_EnableCSS(void);
  1172. //void HAL_RCC_DisableCSS(void);
  1173. uint32_t HAL_RCC_GetSysClockFreq(void);
  1174. uint32_t HAL_RCC_GetHCLKFreq(void);
  1175. uint32_t HAL_RCC_GetPCLK1Freq(void);
  1176. uint32_t HAL_RCC_GetPCLK2Freq(void);
  1177. //void HAL_RCC_GetOscConfig(RCC_OscInitTypeDef *RCC_OscInitStruct);
  1178. //void HAL_RCC_GetClockConfig(RCC_ClkInitTypeDef *RCC_ClkInitStruct, uint32_t *pFLatency);
  1179. //
  1180. ///* CSS NMI IRQ handler */
  1181. //void HAL_RCC_NMI_IRQHandler(void);
  1182. //
  1183. ///* User Callbacks in non blocking mode (IT mode) */
  1184. //void HAL_RCC_CSSCallback(void);
  1185. //
  1186. ///**
  1187. // * @}
  1188. // */
  1189. /**
  1190. * @}
  1191. */
  1192. /* Private types -------------------------------------------------------------*/
  1193. /* Private variables ---------------------------------------------------------*/
  1194. /* Private constants ---------------------------------------------------------*/
  1195. /** @defgroup RCC_Private_Constants RCC Private Constants
  1196. * @{
  1197. */
  1198. /** @defgroup RCC_BitAddress_AliasRegion RCC BitAddress AliasRegion
  1199. * @brief RCC registers bit address in the alias region
  1200. * @{
  1201. */
  1202. #define RCC_OFFSET (RCC_BASE - PERIPH_BASE)
  1203. /* --- CR Register --- */
  1204. /* Alias word address of HSION bit */
  1205. #define RCC_CR_OFFSET (RCC_OFFSET + 0x00U)
  1206. #define RCC_HSION_BIT_NUMBER 0x00U
  1207. #define RCC_CR_HSION_BB (PERIPH_BB_BASE + (RCC_CR_OFFSET * 32U) + (RCC_HSION_BIT_NUMBER * 4U))
  1208. /* Alias word address of CSSON bit */
  1209. #define RCC_CSSON_BIT_NUMBER 0x13U
  1210. #define RCC_CR_CSSON_BB (PERIPH_BB_BASE + (RCC_CR_OFFSET * 32U) + (RCC_CSSON_BIT_NUMBER * 4U))
  1211. /* Alias word address of PLLON bit */
  1212. #define RCC_PLLON_BIT_NUMBER 0x18U
  1213. #define RCC_CR_PLLON_BB (PERIPH_BB_BASE + (RCC_CR_OFFSET * 32U) + (RCC_PLLON_BIT_NUMBER * 4U))
  1214. /* --- BDCR Register --- */
  1215. /* Alias word address of RTCEN bit */
  1216. #define RCC_BDCR_OFFSET (RCC_OFFSET + 0x70U)
  1217. #define RCC_RTCEN_BIT_NUMBER 0x0FU
  1218. #define RCC_BDCR_RTCEN_BB (PERIPH_BB_BASE + (RCC_BDCR_OFFSET * 32U) + (RCC_RTCEN_BIT_NUMBER * 4U))
  1219. /* Alias word address of BDRST bit */
  1220. #define RCC_BDRST_BIT_NUMBER 0x10U
  1221. #define RCC_BDCR_BDRST_BB (PERIPH_BB_BASE + (RCC_BDCR_OFFSET * 32U) + (RCC_BDRST_BIT_NUMBER * 4U))
  1222. /* --- CSR Register --- */
  1223. /* Alias word address of LSION bit */
  1224. #define RCC_CSR_OFFSET (RCC_OFFSET + 0x74U)
  1225. #define RCC_LSION_BIT_NUMBER 0x00U
  1226. #define RCC_CSR_LSION_BB (PERIPH_BB_BASE + (RCC_CSR_OFFSET * 32U) + (RCC_LSION_BIT_NUMBER * 4U))
  1227. /* CR register byte 3 (Bits[23:16]) base address */
  1228. #define RCC_CR_BYTE2_ADDRESS 0x40023802U
  1229. /* CIR register byte 2 (Bits[15:8]) base address */
  1230. #define RCC_CIR_BYTE1_ADDRESS ((uint32_t)(RCC_BASE + 0x0CU + 0x01U))
  1231. /* CIR register byte 3 (Bits[23:16]) base address */
  1232. #define RCC_CIR_BYTE2_ADDRESS ((uint32_t)(RCC_BASE + 0x0CU + 0x02U))
  1233. /* BDCR register base address */
  1234. #define RCC_BDCR_BYTE0_ADDRESS (PERIPH_BASE + RCC_BDCR_OFFSET)
  1235. #define RCC_DBP_TIMEOUT_VALUE 2U
  1236. #define RCC_LSE_TIMEOUT_VALUE LSE_STARTUP_TIMEOUT
  1237. #define HSE_TIMEOUT_VALUE HSE_STARTUP_TIMEOUT
  1238. #define HSI_TIMEOUT_VALUE 2U /* 2 ms */
  1239. #define LSI_TIMEOUT_VALUE 2U /* 2 ms */
  1240. #define CLOCKSWITCH_TIMEOUT_VALUE 5000U /* 5 s */
  1241. /**
  1242. * @}
  1243. */
  1244. /**
  1245. * @}
  1246. */
  1247. /* Private macros ------------------------------------------------------------*/
  1248. /** @defgroup RCC_Private_Macros RCC Private Macros
  1249. * @{
  1250. */
  1251. /** @defgroup RCC_IS_RCC_Definitions RCC Private macros to check input parameters
  1252. * @{
  1253. */
  1254. #define IS_RCC_OSCILLATORTYPE(OSCILLATOR) ((OSCILLATOR) <= 15U)
  1255. #define IS_RCC_HSE(HSE) (((HSE) == RCC_HSE_OFF) || ((HSE) == RCC_HSE_ON) || \
  1256. ((HSE) == RCC_HSE_BYPASS))
  1257. #define IS_RCC_LSE(LSE) (((LSE) == RCC_LSE_OFF) || ((LSE) == RCC_LSE_ON) || \
  1258. ((LSE) == RCC_LSE_BYPASS))
  1259. #define IS_RCC_HSI(HSI) (((HSI) == RCC_HSI_OFF) || ((HSI) == RCC_HSI_ON))
  1260. #define IS_RCC_LSI(LSI) (((LSI) == RCC_LSI_OFF) || ((LSI) == RCC_LSI_ON))
  1261. #define IS_RCC_PLL(PLL) (((PLL) == RCC_PLL_NONE) ||((PLL) == RCC_PLL_OFF) || ((PLL) == RCC_PLL_ON))
  1262. #define IS_RCC_PLLSOURCE(SOURCE) (((SOURCE) == RCC_PLLSOURCE_HSI) || \
  1263. ((SOURCE) == RCC_PLLSOURCE_HSE))
  1264. #define IS_RCC_SYSCLKSOURCE(SOURCE) (((SOURCE) == RCC_SYSCLKSOURCE_HSI) || \
  1265. ((SOURCE) == RCC_SYSCLKSOURCE_HSE) || \
  1266. ((SOURCE) == RCC_SYSCLKSOURCE_PLLCLK) || \
  1267. ((SOURCE) == RCC_SYSCLKSOURCE_PLLRCLK))
  1268. #define IS_RCC_RTCCLKSOURCE(__SOURCE__) (((__SOURCE__) == RCC_RTCCLKSOURCE_LSE) || \
  1269. ((__SOURCE__) == RCC_RTCCLKSOURCE_LSI) || \
  1270. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV2) || \
  1271. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV3) || \
  1272. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV4) || \
  1273. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV5) || \
  1274. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV6) || \
  1275. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV7) || \
  1276. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV8) || \
  1277. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV9) || \
  1278. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV10) || \
  1279. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV11) || \
  1280. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV12) || \
  1281. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV13) || \
  1282. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV14) || \
  1283. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV15) || \
  1284. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV16) || \
  1285. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV17) || \
  1286. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV18) || \
  1287. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV19) || \
  1288. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV20) || \
  1289. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV21) || \
  1290. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV22) || \
  1291. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV23) || \
  1292. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV24) || \
  1293. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV25) || \
  1294. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV26) || \
  1295. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV27) || \
  1296. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV28) || \
  1297. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV29) || \
  1298. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV30) || \
  1299. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV31))
  1300. #define IS_RCC_PLLM_VALUE(VALUE) ((VALUE) <= 63U)
  1301. #define IS_RCC_PLLP_VALUE(VALUE) (((VALUE) == 2U) || ((VALUE) == 4U) || ((VALUE) == 6U) || ((VALUE) == 8U))
  1302. #define IS_RCC_PLLQ_VALUE(VALUE) ((2U <= (VALUE)) && ((VALUE) <= 15U))
  1303. #define IS_RCC_HCLK(HCLK) (((HCLK) == RCC_SYSCLK_DIV1) || ((HCLK) == RCC_SYSCLK_DIV2) || \
  1304. ((HCLK) == RCC_SYSCLK_DIV4) || ((HCLK) == RCC_SYSCLK_DIV8) || \
  1305. ((HCLK) == RCC_SYSCLK_DIV16) || ((HCLK) == RCC_SYSCLK_DIV64) || \
  1306. ((HCLK) == RCC_SYSCLK_DIV128) || ((HCLK) == RCC_SYSCLK_DIV256) || \
  1307. ((HCLK) == RCC_SYSCLK_DIV512))
  1308. #define IS_RCC_CLOCKTYPE(CLK) ((1U <= (CLK)) && ((CLK) <= 15U))
  1309. #define IS_RCC_PCLK(PCLK) (((PCLK) == RCC_HCLK_DIV1) || ((PCLK) == RCC_HCLK_DIV2) || \
  1310. ((PCLK) == RCC_HCLK_DIV4) || ((PCLK) == RCC_HCLK_DIV8) || \
  1311. ((PCLK) == RCC_HCLK_DIV16))
  1312. #define IS_RCC_MCO(MCOx) (((MCOx) == RCC_MCO1) || ((MCOx) == RCC_MCO2))
  1313. #define IS_RCC_MCO1SOURCE(SOURCE) (((SOURCE) == RCC_MCO1SOURCE_HSI) || ((SOURCE) == RCC_MCO1SOURCE_LSE) || \
  1314. ((SOURCE) == RCC_MCO1SOURCE_HSE) || ((SOURCE) == RCC_MCO1SOURCE_PLLCLK))
  1315. #define IS_RCC_MCODIV(DIV) (((DIV) == RCC_MCODIV_1) || ((DIV) == RCC_MCODIV_2) || \
  1316. ((DIV) == RCC_MCODIV_3) || ((DIV) == RCC_MCODIV_4) || \
  1317. ((DIV) == RCC_MCODIV_5))
  1318. #define IS_RCC_CALIBRATION_VALUE(VALUE) ((VALUE) <= 0x1FU)
  1319. /**
  1320. * @}
  1321. */
  1322. /**
  1323. * @}
  1324. */
  1325. /**
  1326. * @}
  1327. */
  1328. /**
  1329. * @}
  1330. */
  1331. #ifdef __cplusplus
  1332. }
  1333. #endif
  1334. #endif /* __STM32F4xx_HAL_RCC_H */
  1335. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/