stm32f4xx_hal_nand.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356
  1. /**
  2. ******************************************************************************
  3. * @file stm32f4xx_hal_nand.h
  4. * @author MCD Application Team
  5. * @brief Header file of NAND HAL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  10. *
  11. * Redistribution and use in source and binary forms, with or without modification,
  12. * are permitted provided that the following conditions are met:
  13. * 1. Redistributions of source code must retain the above copyright notice,
  14. * this list of conditions and the following disclaimer.
  15. * 2. Redistributions in binary form must reproduce the above copyright notice,
  16. * this list of conditions and the following disclaimer in the documentation
  17. * and/or other materials provided with the distribution.
  18. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  19. * may be used to endorse or promote products derived from this software
  20. * without specific prior written permission.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  23. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  24. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  25. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  26. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  27. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  28. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  29. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  30. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  31. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. ******************************************************************************
  34. */
  35. /* Define to prevent recursive inclusion -------------------------------------*/
  36. #ifndef __STM32F4xx_HAL_NAND_H
  37. #define __STM32F4xx_HAL_NAND_H
  38. #ifdef __cplusplus
  39. extern "C" {
  40. #endif
  41. /* Includes ------------------------------------------------------------------*/
  42. #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx)
  43. #include "stm32f4xx_ll_fsmc.h"
  44. #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx */
  45. #if defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) ||\
  46. defined(STM32F446xx) || defined(STM32F469xx) || defined(STM32F479xx)
  47. #include "stm32f4xx_ll_fmc.h"
  48. #endif /* STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx || STM32F446xx || STM32F469xx ||\
  49. STM32F479xx */
  50. /** @addtogroup STM32F4xx_HAL_Driver
  51. * @{
  52. */
  53. /** @addtogroup NAND
  54. * @{
  55. */
  56. #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx) || \
  57. defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) || \
  58. defined(STM32F446xx) || defined(STM32F469xx) || defined(STM32F479xx)
  59. /* Exported typedef ----------------------------------------------------------*/
  60. /* Exported types ------------------------------------------------------------*/
  61. /** @defgroup NAND_Exported_Types NAND Exported Types
  62. * @{
  63. */
  64. /**
  65. * @brief HAL NAND State structures definition
  66. */
  67. typedef enum
  68. {
  69. HAL_NAND_STATE_RESET = 0x00U, /*!< NAND not yet initialized or disabled */
  70. HAL_NAND_STATE_READY = 0x01U, /*!< NAND initialized and ready for use */
  71. HAL_NAND_STATE_BUSY = 0x02U, /*!< NAND internal process is ongoing */
  72. HAL_NAND_STATE_ERROR = 0x03U /*!< NAND error state */
  73. }HAL_NAND_StateTypeDef;
  74. /**
  75. * @brief NAND Memory electronic signature Structure definition
  76. */
  77. typedef struct
  78. {
  79. /*<! NAND memory electronic signature maker and device IDs */
  80. uint8_t Maker_Id;
  81. uint8_t Device_Id;
  82. uint8_t Third_Id;
  83. uint8_t Fourth_Id;
  84. }NAND_IDTypeDef;
  85. /**
  86. * @brief NAND Memory address Structure definition
  87. */
  88. typedef struct
  89. {
  90. uint16_t Page; /*!< NAND memory Page address */
  91. uint16_t Plane; /*!< NAND memory Plane address */
  92. uint16_t Block; /*!< NAND memory Block address */
  93. }NAND_AddressTypeDef;
  94. /**
  95. * @brief NAND Memory info Structure definition
  96. */
  97. typedef struct
  98. {
  99. uint32_t PageSize; /*!< NAND memory page (without spare area) size measured in bytes
  100. for 8 bits adressing or words for 16 bits addressing */
  101. uint32_t SpareAreaSize; /*!< NAND memory spare area size measured in bytes
  102. for 8 bits adressing or words for 16 bits addressing */
  103. uint32_t BlockSize; /*!< NAND memory block size measured in number of pages */
  104. uint32_t BlockNbr; /*!< NAND memory number of total blocks */
  105. uint32_t PlaneNbr; /*!< NAND memory number of planes */
  106. uint32_t PlaneSize; /*!< NAND memory plane size measured in number of blocks */
  107. FunctionalState ExtraCommandEnable; /*!< NAND extra command needed for Page reading mode. This
  108. parameter is mandatory for some NAND parts after the read
  109. command (NAND_CMD_AREA_TRUE1) and before DATA reading sequence.
  110. Example: Toshiba THTH58BYG3S0HBAI6.
  111. This parameter could be ENABLE or DISABLE
  112. Please check the Read Mode sequnece in the NAND device datasheet */
  113. }NAND_DeviceConfigTypeDef;
  114. /**
  115. * @brief NAND handle Structure definition
  116. */
  117. typedef struct
  118. {
  119. FMC_NAND_TypeDef *Instance; /*!< Register base address */
  120. FMC_NAND_InitTypeDef Init; /*!< NAND device control configuration parameters */
  121. HAL_LockTypeDef Lock; /*!< NAND locking object */
  122. __IO HAL_NAND_StateTypeDef State; /*!< NAND device access state */
  123. NAND_DeviceConfigTypeDef Config; /*!< NAND phusical characteristic information structure */
  124. }NAND_HandleTypeDef;
  125. /**
  126. * @}
  127. */
  128. /* Exported constants --------------------------------------------------------*/
  129. /* Exported macros ------------------------------------------------------------*/
  130. /** @defgroup NAND_Exported_Macros NAND Exported Macros
  131. * @{
  132. */
  133. /** @brief Reset NAND handle state
  134. * @param __HANDLE__ specifies the NAND handle.
  135. * @retval None
  136. */
  137. #define __HAL_NAND_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_NAND_STATE_RESET)
  138. /**
  139. * @}
  140. */
  141. /* Exported functions --------------------------------------------------------*/
  142. /** @addtogroup NAND_Exported_Functions NAND Exported Functions
  143. * @{
  144. */
  145. /** @addtogroup NAND_Exported_Functions_Group1 Initialization and de-initialization functions
  146. * @{
  147. */
  148. /* Initialization/de-initialization functions ********************************/
  149. /* Initialization/de-initialization functions ********************************/
  150. HAL_StatusTypeDef HAL_NAND_Init(NAND_HandleTypeDef *hnand, FMC_NAND_PCC_TimingTypeDef *ComSpace_Timing, FMC_NAND_PCC_TimingTypeDef *AttSpace_Timing);
  151. HAL_StatusTypeDef HAL_NAND_DeInit(NAND_HandleTypeDef *hnand);
  152. HAL_StatusTypeDef HAL_NAND_ConfigDevice(NAND_HandleTypeDef *hnand, NAND_DeviceConfigTypeDef *pDeviceConfig);
  153. HAL_StatusTypeDef HAL_NAND_Read_ID(NAND_HandleTypeDef *hnand, NAND_IDTypeDef *pNAND_ID);
  154. void HAL_NAND_MspInit(NAND_HandleTypeDef *hnand);
  155. void HAL_NAND_MspDeInit(NAND_HandleTypeDef *hnand);
  156. void HAL_NAND_IRQHandler(NAND_HandleTypeDef *hnand);
  157. void HAL_NAND_ITCallback(NAND_HandleTypeDef *hnand);
  158. /**
  159. * @}
  160. */
  161. /** @addtogroup NAND_Exported_Functions_Group2 Input and Output functions
  162. * @{
  163. */
  164. /* IO operation functions ****************************************************/
  165. HAL_StatusTypeDef HAL_NAND_Reset(NAND_HandleTypeDef *hnand);
  166. HAL_StatusTypeDef HAL_NAND_Read_Page_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumPageToRead);
  167. HAL_StatusTypeDef HAL_NAND_Write_Page_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumPageToWrite);
  168. HAL_StatusTypeDef HAL_NAND_Read_SpareArea_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumSpareAreaToRead);
  169. HAL_StatusTypeDef HAL_NAND_Write_SpareArea_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumSpareAreaTowrite);
  170. HAL_StatusTypeDef HAL_NAND_Read_Page_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint16_t *pBuffer, uint32_t NumPageToRead);
  171. HAL_StatusTypeDef HAL_NAND_Write_Page_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint16_t *pBuffer, uint32_t NumPageToWrite);
  172. HAL_StatusTypeDef HAL_NAND_Read_SpareArea_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint16_t *pBuffer, uint32_t NumSpareAreaToRead);
  173. HAL_StatusTypeDef HAL_NAND_Write_SpareArea_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint16_t *pBuffer, uint32_t NumSpareAreaTowrite);
  174. HAL_StatusTypeDef HAL_NAND_Erase_Block(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress);
  175. uint32_t HAL_NAND_Read_Status(NAND_HandleTypeDef *hnand);
  176. uint32_t HAL_NAND_Address_Inc(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress);
  177. /**
  178. * @}
  179. */
  180. /** @addtogroup NAND_Exported_Functions_Group3 Peripheral Control functions
  181. * @{
  182. */
  183. /* NAND Control functions ****************************************************/
  184. HAL_StatusTypeDef HAL_NAND_ECC_Enable(NAND_HandleTypeDef *hnand);
  185. HAL_StatusTypeDef HAL_NAND_ECC_Disable(NAND_HandleTypeDef *hnand);
  186. HAL_StatusTypeDef HAL_NAND_GetECC(NAND_HandleTypeDef *hnand, uint32_t *ECCval, uint32_t Timeout);
  187. /**
  188. * @}
  189. */
  190. /** @addtogroup NAND_Exported_Functions_Group4 Peripheral State functions
  191. * @{
  192. */
  193. /* NAND State functions *******************************************************/
  194. HAL_NAND_StateTypeDef HAL_NAND_GetState(NAND_HandleTypeDef *hnand);
  195. /**
  196. * @}
  197. */
  198. /**
  199. * @}
  200. */
  201. /* Private types -------------------------------------------------------------*/
  202. /* Private variables ---------------------------------------------------------*/
  203. /* Private constants ---------------------------------------------------------*/
  204. /** @defgroup NAND_Private_Constants NAND Private Constants
  205. * @{
  206. */
  207. #define NAND_DEVICE1 0x70000000U
  208. #define NAND_DEVICE2 0x80000000U
  209. #define NAND_WRITE_TIMEOUT 0x01000000U
  210. #define CMD_AREA ((uint32_t)(1U<<16U)) /* A16 = CLE high */
  211. #define ADDR_AREA ((uint32_t)(1U<<17U)) /* A17 = ALE high */
  212. #define NAND_CMD_AREA_A ((uint8_t)0x00)
  213. #define NAND_CMD_AREA_B ((uint8_t)0x01)
  214. #define NAND_CMD_AREA_C ((uint8_t)0x50)
  215. #define NAND_CMD_AREA_TRUE1 ((uint8_t)0x30)
  216. #define NAND_CMD_WRITE0 ((uint8_t)0x80)
  217. #define NAND_CMD_WRITE_TRUE1 ((uint8_t)0x10)
  218. #define NAND_CMD_ERASE0 ((uint8_t)0x60)
  219. #define NAND_CMD_ERASE1 ((uint8_t)0xD0)
  220. #define NAND_CMD_READID ((uint8_t)0x90)
  221. #define NAND_CMD_STATUS ((uint8_t)0x70)
  222. #define NAND_CMD_LOCK_STATUS ((uint8_t)0x7A)
  223. #define NAND_CMD_RESET ((uint8_t)0xFF)
  224. /* NAND memory status */
  225. #define NAND_VALID_ADDRESS 0x00000100U
  226. #define NAND_INVALID_ADDRESS 0x00000200U
  227. #define NAND_TIMEOUT_ERROR 0x00000400U
  228. #define NAND_BUSY 0x00000000U
  229. #define NAND_ERROR 0x00000001U
  230. #define NAND_READY 0x00000040U
  231. /**
  232. * @}
  233. */
  234. /* Private macros ------------------------------------------------------------*/
  235. /** @defgroup NAND_Private_Macros NAND Private Macros
  236. * @{
  237. */
  238. /**
  239. * @brief NAND memory address computation.
  240. * @param __ADDRESS__ NAND memory address.
  241. * @param __HANDLE__ NAND handle.
  242. * @retval NAND Raw address value
  243. */
  244. #define ARRAY_ADDRESS(__ADDRESS__ , __HANDLE__) ((__ADDRESS__)->Page + \
  245. (((__ADDRESS__)->Block + (((__ADDRESS__)->Plane) * ((__HANDLE__)->Config.PlaneSize)))* ((__HANDLE__)->Config.BlockSize)))
  246. /**
  247. * @brief NAND memory Column address computation.
  248. * @param __HANDLE__ NAND handle.
  249. * @retval NAND Raw address value
  250. */
  251. #define COLUMN_ADDRESS( __HANDLE__) ((__HANDLE__)->Config.PageSize)
  252. /**
  253. * @brief NAND memory address cycling.
  254. * @param __ADDRESS__ NAND memory address.
  255. * @retval NAND address cycling value.
  256. */
  257. #define ADDR_1ST_CYCLE(__ADDRESS__) (uint8_t)(__ADDRESS__) /* 1st addressing cycle */
  258. #define ADDR_2ND_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 8) /* 2nd addressing cycle */
  259. #define ADDR_3RD_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 16) /* 3rd addressing cycle */
  260. #define ADDR_4TH_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 24) /* 4th addressing cycle */
  261. /**
  262. * @brief NAND memory Columns cycling.
  263. * @param __ADDRESS__ NAND memory address.
  264. * @retval NAND Column address cycling value.
  265. */
  266. #define COLUMN_1ST_CYCLE(__ADDRESS__) (uint8_t)(__ADDRESS__) /* 1st Column addressing cycle */
  267. #define COLUMN_2ND_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 8) /* 2nd Column addressing cycle */
  268. /**
  269. * @}
  270. */
  271. #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx ||\
  272. STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx ||\
  273. STM32F446xx || STM32F469xx || STM32F479xx */
  274. /**
  275. * @}
  276. */
  277. /**
  278. * @}
  279. */
  280. /**
  281. * @}
  282. */
  283. #ifdef __cplusplus
  284. }
  285. #endif
  286. #endif /* __STM32F4xx_HAL_NAND_H */
  287. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/