stm32f4xx_ll_utils.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756
  1. /**
  2. ******************************************************************************
  3. * @file stm32f4xx_ll_utils.c
  4. * @author MCD Application Team
  5. * @brief UTILS LL module driver.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  10. *
  11. * Redistribution and use in source and binary forms, with or without modification,
  12. * are permitted provided that the following conditions are met:
  13. * 1. Redistributions of source code must retain the above copyright notice,
  14. * this list of conditions and the following disclaimer.
  15. * 2. Redistributions in binary form must reproduce the above copyright notice,
  16. * this list of conditions and the following disclaimer in the documentation
  17. * and/or other materials provided with the distribution.
  18. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  19. * may be used to endorse or promote products derived from this software
  20. * without specific prior written permission.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  23. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  24. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  25. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  26. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  27. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  28. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  29. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  30. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  31. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. ******************************************************************************
  34. */
  35. /* Includes ------------------------------------------------------------------*/
  36. #include "stm32f4xx_ll_utils.h"
  37. #include "stm32f4xx_ll_rcc.h"
  38. #include "stm32f4xx_ll_system.h"
  39. #include "stm32f4xx_ll_pwr.h"
  40. #ifdef USE_FULL_ASSERT
  41. #include "stm32_assert.h"
  42. #else
  43. #define assert_param(expr) ((void)0U)
  44. #endif /* USE_FULL_ASSERT */
  45. /** @addtogroup STM32F4xx_LL_Driver
  46. * @{
  47. */
  48. /** @addtogroup UTILS_LL
  49. * @{
  50. */
  51. /* Private types -------------------------------------------------------------*/
  52. /* Private variables ---------------------------------------------------------*/
  53. /* Private constants ---------------------------------------------------------*/
  54. /** @addtogroup UTILS_LL_Private_Constants
  55. * @{
  56. */
  57. #if defined(RCC_MAX_FREQUENCY_SCALE1)
  58. #define UTILS_MAX_FREQUENCY_SCALE1 RCC_MAX_FREQUENCY /*!< Maximum frequency for system clock at power scale1, in Hz */
  59. #endif /*RCC_MAX_FREQUENCY_SCALE1 */
  60. #define UTILS_MAX_FREQUENCY_SCALE2 RCC_MAX_FREQUENCY_SCALE2 /*!< Maximum frequency for system clock at power scale2, in Hz */
  61. #if defined(RCC_MAX_FREQUENCY_SCALE3)
  62. #define UTILS_MAX_FREQUENCY_SCALE3 RCC_MAX_FREQUENCY_SCALE3 /*!< Maximum frequency for system clock at power scale3, in Hz */
  63. #endif /* MAX_FREQUENCY_SCALE3 */
  64. /* Defines used for PLL range */
  65. #define UTILS_PLLVCO_INPUT_MIN RCC_PLLVCO_INPUT_MIN /*!< Frequency min for PLLVCO input, in Hz */
  66. #define UTILS_PLLVCO_INPUT_MAX RCC_PLLVCO_INPUT_MAX /*!< Frequency max for PLLVCO input, in Hz */
  67. #define UTILS_PLLVCO_OUTPUT_MIN RCC_PLLVCO_OUTPUT_MIN /*!< Frequency min for PLLVCO output, in Hz */
  68. #define UTILS_PLLVCO_OUTPUT_MAX RCC_PLLVCO_OUTPUT_MAX /*!< Frequency max for PLLVCO output, in Hz */
  69. /* Defines used for HSE range */
  70. #define UTILS_HSE_FREQUENCY_MIN 4000000U /*!< Frequency min for HSE frequency, in Hz */
  71. #define UTILS_HSE_FREQUENCY_MAX 26000000U /*!< Frequency max for HSE frequency, in Hz */
  72. /* Defines used for FLASH latency according to HCLK Frequency */
  73. #if defined(FLASH_SCALE1_LATENCY1_FREQ)
  74. #define UTILS_SCALE1_LATENCY1_FREQ FLASH_SCALE1_LATENCY1_FREQ /*!< HCLK frequency to set FLASH latency 1 in power scale 1 */
  75. #endif
  76. #if defined(FLASH_SCALE1_LATENCY2_FREQ)
  77. #define UTILS_SCALE1_LATENCY2_FREQ FLASH_SCALE1_LATENCY2_FREQ /*!< HCLK frequency to set FLASH latency 2 in power scale 1 */
  78. #endif
  79. #if defined(FLASH_SCALE1_LATENCY3_FREQ)
  80. #define UTILS_SCALE1_LATENCY3_FREQ FLASH_SCALE1_LATENCY3_FREQ /*!< HCLK frequency to set FLASH latency 3 in power scale 1 */
  81. #endif
  82. #if defined(FLASH_SCALE1_LATENCY4_FREQ)
  83. #define UTILS_SCALE1_LATENCY4_FREQ FLASH_SCALE1_LATENCY4_FREQ /*!< HCLK frequency to set FLASH latency 4 in power scale 1 */
  84. #endif
  85. #if defined(FLASH_SCALE1_LATENCY5_FREQ)
  86. #define UTILS_SCALE1_LATENCY5_FREQ FLASH_SCALE1_LATENCY5_FREQ /*!< HCLK frequency to set FLASH latency 5 in power scale 1 */
  87. #endif
  88. #define UTILS_SCALE2_LATENCY1_FREQ FLASH_SCALE2_LATENCY1_FREQ /*!< HCLK frequency to set FLASH latency 1 in power scale 2 */
  89. #define UTILS_SCALE2_LATENCY2_FREQ FLASH_SCALE2_LATENCY2_FREQ /*!< HCLK frequency to set FLASH latency 2 in power scale 2 */
  90. #if defined(FLASH_SCALE2_LATENCY3_FREQ)
  91. #define UTILS_SCALE2_LATENCY3_FREQ FLASH_SCALE2_LATENCY3_FREQ /*!< HCLK frequency to set FLASH latency 2 in power scale 2 */
  92. #endif
  93. #if defined(FLASH_SCALE2_LATENCY4_FREQ)
  94. #define UTILS_SCALE2_LATENCY4_FREQ FLASH_SCALE2_LATENCY4_FREQ /*!< HCLK frequency to set FLASH latency 4 in power scale 2 */
  95. #endif
  96. #if defined(FLASH_SCALE2_LATENCY5_FREQ)
  97. #define UTILS_SCALE2_LATENCY5_FREQ FLASH_SCALE2_LATENCY5_FREQ /*!< HCLK frequency to set FLASH latency 5 in power scale 2 */
  98. #endif
  99. #if defined(FLASH_SCALE3_LATENCY1_FREQ)
  100. #define UTILS_SCALE3_LATENCY1_FREQ FLASH_SCALE3_LATENCY1_FREQ /*!< HCLK frequency to set FLASH latency 1 in power scale 3 */
  101. #endif
  102. #if defined(FLASH_SCALE3_LATENCY2_FREQ)
  103. #define UTILS_SCALE3_LATENCY2_FREQ FLASH_SCALE3_LATENCY2_FREQ /*!< HCLK frequency to set FLASH latency 2 in power scale 3 */
  104. #endif
  105. #if defined(FLASH_SCALE3_LATENCY3_FREQ)
  106. #define UTILS_SCALE3_LATENCY3_FREQ FLASH_SCALE3_LATENCY3_FREQ /*!< HCLK frequency to set FLASH latency 3 in power scale 3 */
  107. #endif
  108. #if defined(FLASH_SCALE3_LATENCY4_FREQ)
  109. #define UTILS_SCALE3_LATENCY4_FREQ FLASH_SCALE3_LATENCY4_FREQ /*!< HCLK frequency to set FLASH latency 4 in power scale 3 */
  110. #endif
  111. #if defined(FLASH_SCALE3_LATENCY5_FREQ)
  112. #define UTILS_SCALE3_LATENCY5_FREQ FLASH_SCALE3_LATENCY5_FREQ /*!< HCLK frequency to set FLASH latency 5 in power scale 3 */
  113. #endif
  114. /**
  115. * @}
  116. */
  117. /* Private macros ------------------------------------------------------------*/
  118. /** @addtogroup UTILS_LL_Private_Macros
  119. * @{
  120. */
  121. #define IS_LL_UTILS_SYSCLK_DIV(__VALUE__) (((__VALUE__) == LL_RCC_SYSCLK_DIV_1) \
  122. || ((__VALUE__) == LL_RCC_SYSCLK_DIV_2) \
  123. || ((__VALUE__) == LL_RCC_SYSCLK_DIV_4) \
  124. || ((__VALUE__) == LL_RCC_SYSCLK_DIV_8) \
  125. || ((__VALUE__) == LL_RCC_SYSCLK_DIV_16) \
  126. || ((__VALUE__) == LL_RCC_SYSCLK_DIV_64) \
  127. || ((__VALUE__) == LL_RCC_SYSCLK_DIV_128) \
  128. || ((__VALUE__) == LL_RCC_SYSCLK_DIV_256) \
  129. || ((__VALUE__) == LL_RCC_SYSCLK_DIV_512))
  130. #define IS_LL_UTILS_APB1_DIV(__VALUE__) (((__VALUE__) == LL_RCC_APB1_DIV_1) \
  131. || ((__VALUE__) == LL_RCC_APB1_DIV_2) \
  132. || ((__VALUE__) == LL_RCC_APB1_DIV_4) \
  133. || ((__VALUE__) == LL_RCC_APB1_DIV_8) \
  134. || ((__VALUE__) == LL_RCC_APB1_DIV_16))
  135. #define IS_LL_UTILS_APB2_DIV(__VALUE__) (((__VALUE__) == LL_RCC_APB2_DIV_1) \
  136. || ((__VALUE__) == LL_RCC_APB2_DIV_2) \
  137. || ((__VALUE__) == LL_RCC_APB2_DIV_4) \
  138. || ((__VALUE__) == LL_RCC_APB2_DIV_8) \
  139. || ((__VALUE__) == LL_RCC_APB2_DIV_16))
  140. #define IS_LL_UTILS_PLLM_VALUE(__VALUE__) (((__VALUE__) == LL_RCC_PLLM_DIV_2) \
  141. || ((__VALUE__) == LL_RCC_PLLM_DIV_3) \
  142. || ((__VALUE__) == LL_RCC_PLLM_DIV_4) \
  143. || ((__VALUE__) == LL_RCC_PLLM_DIV_5) \
  144. || ((__VALUE__) == LL_RCC_PLLM_DIV_6) \
  145. || ((__VALUE__) == LL_RCC_PLLM_DIV_7) \
  146. || ((__VALUE__) == LL_RCC_PLLM_DIV_8) \
  147. || ((__VALUE__) == LL_RCC_PLLM_DIV_9) \
  148. || ((__VALUE__) == LL_RCC_PLLM_DIV_10) \
  149. || ((__VALUE__) == LL_RCC_PLLM_DIV_11) \
  150. || ((__VALUE__) == LL_RCC_PLLM_DIV_12) \
  151. || ((__VALUE__) == LL_RCC_PLLM_DIV_13) \
  152. || ((__VALUE__) == LL_RCC_PLLM_DIV_14) \
  153. || ((__VALUE__) == LL_RCC_PLLM_DIV_15) \
  154. || ((__VALUE__) == LL_RCC_PLLM_DIV_16) \
  155. || ((__VALUE__) == LL_RCC_PLLM_DIV_17) \
  156. || ((__VALUE__) == LL_RCC_PLLM_DIV_18) \
  157. || ((__VALUE__) == LL_RCC_PLLM_DIV_19) \
  158. || ((__VALUE__) == LL_RCC_PLLM_DIV_20) \
  159. || ((__VALUE__) == LL_RCC_PLLM_DIV_21) \
  160. || ((__VALUE__) == LL_RCC_PLLM_DIV_22) \
  161. || ((__VALUE__) == LL_RCC_PLLM_DIV_23) \
  162. || ((__VALUE__) == LL_RCC_PLLM_DIV_24) \
  163. || ((__VALUE__) == LL_RCC_PLLM_DIV_25) \
  164. || ((__VALUE__) == LL_RCC_PLLM_DIV_26) \
  165. || ((__VALUE__) == LL_RCC_PLLM_DIV_27) \
  166. || ((__VALUE__) == LL_RCC_PLLM_DIV_28) \
  167. || ((__VALUE__) == LL_RCC_PLLM_DIV_29) \
  168. || ((__VALUE__) == LL_RCC_PLLM_DIV_30) \
  169. || ((__VALUE__) == LL_RCC_PLLM_DIV_31) \
  170. || ((__VALUE__) == LL_RCC_PLLM_DIV_32) \
  171. || ((__VALUE__) == LL_RCC_PLLM_DIV_33) \
  172. || ((__VALUE__) == LL_RCC_PLLM_DIV_34) \
  173. || ((__VALUE__) == LL_RCC_PLLM_DIV_35) \
  174. || ((__VALUE__) == LL_RCC_PLLM_DIV_36) \
  175. || ((__VALUE__) == LL_RCC_PLLM_DIV_37) \
  176. || ((__VALUE__) == LL_RCC_PLLM_DIV_38) \
  177. || ((__VALUE__) == LL_RCC_PLLM_DIV_39) \
  178. || ((__VALUE__) == LL_RCC_PLLM_DIV_40) \
  179. || ((__VALUE__) == LL_RCC_PLLM_DIV_41) \
  180. || ((__VALUE__) == LL_RCC_PLLM_DIV_42) \
  181. || ((__VALUE__) == LL_RCC_PLLM_DIV_43) \
  182. || ((__VALUE__) == LL_RCC_PLLM_DIV_44) \
  183. || ((__VALUE__) == LL_RCC_PLLM_DIV_45) \
  184. || ((__VALUE__) == LL_RCC_PLLM_DIV_46) \
  185. || ((__VALUE__) == LL_RCC_PLLM_DIV_47) \
  186. || ((__VALUE__) == LL_RCC_PLLM_DIV_48) \
  187. || ((__VALUE__) == LL_RCC_PLLM_DIV_49) \
  188. || ((__VALUE__) == LL_RCC_PLLM_DIV_50) \
  189. || ((__VALUE__) == LL_RCC_PLLM_DIV_51) \
  190. || ((__VALUE__) == LL_RCC_PLLM_DIV_52) \
  191. || ((__VALUE__) == LL_RCC_PLLM_DIV_53) \
  192. || ((__VALUE__) == LL_RCC_PLLM_DIV_54) \
  193. || ((__VALUE__) == LL_RCC_PLLM_DIV_55) \
  194. || ((__VALUE__) == LL_RCC_PLLM_DIV_56) \
  195. || ((__VALUE__) == LL_RCC_PLLM_DIV_57) \
  196. || ((__VALUE__) == LL_RCC_PLLM_DIV_58) \
  197. || ((__VALUE__) == LL_RCC_PLLM_DIV_59) \
  198. || ((__VALUE__) == LL_RCC_PLLM_DIV_60) \
  199. || ((__VALUE__) == LL_RCC_PLLM_DIV_61) \
  200. || ((__VALUE__) == LL_RCC_PLLM_DIV_62) \
  201. || ((__VALUE__) == LL_RCC_PLLM_DIV_63))
  202. #define IS_LL_UTILS_PLLN_VALUE(__VALUE__) ((RCC_PLLN_MIN_VALUE <= (__VALUE__)) && ((__VALUE__) <= RCC_PLLN_MAX_VALUE))
  203. #define IS_LL_UTILS_PLLP_VALUE(__VALUE__) (((__VALUE__) == LL_RCC_PLLP_DIV_2) \
  204. || ((__VALUE__) == LL_RCC_PLLP_DIV_4) \
  205. || ((__VALUE__) == LL_RCC_PLLP_DIV_6) \
  206. || ((__VALUE__) == LL_RCC_PLLP_DIV_8))
  207. #define IS_LL_UTILS_PLLVCO_INPUT(__VALUE__) ((UTILS_PLLVCO_INPUT_MIN <= (__VALUE__)) && ((__VALUE__) <= UTILS_PLLVCO_INPUT_MAX))
  208. #define IS_LL_UTILS_PLLVCO_OUTPUT(__VALUE__) ((UTILS_PLLVCO_OUTPUT_MIN <= (__VALUE__)) && ((__VALUE__) <= UTILS_PLLVCO_OUTPUT_MAX))
  209. #if !defined(RCC_MAX_FREQUENCY_SCALE1)
  210. #define IS_LL_UTILS_PLL_FREQUENCY(__VALUE__) ((LL_PWR_GetRegulVoltageScaling() == LL_PWR_REGU_VOLTAGE_SCALE2) ? ((__VALUE__) <= UTILS_MAX_FREQUENCY_SCALE2) : \
  211. ((__VALUE__) <= UTILS_MAX_FREQUENCY_SCALE3))
  212. #elif defined(RCC_MAX_FREQUENCY_SCALE3)
  213. #define IS_LL_UTILS_PLL_FREQUENCY(__VALUE__) ((LL_PWR_GetRegulVoltageScaling() == LL_PWR_REGU_VOLTAGE_SCALE1) ? ((__VALUE__) <= UTILS_MAX_FREQUENCY_SCALE1) : \
  214. (LL_PWR_GetRegulVoltageScaling() == LL_PWR_REGU_VOLTAGE_SCALE2) ? ((__VALUE__) <= UTILS_MAX_FREQUENCY_SCALE2) : \
  215. ((__VALUE__) <= UTILS_MAX_FREQUENCY_SCALE3))
  216. #else
  217. #define IS_LL_UTILS_PLL_FREQUENCY(__VALUE__) ((LL_PWR_GetRegulVoltageScaling() == LL_PWR_REGU_VOLTAGE_SCALE1) ? ((__VALUE__) <= UTILS_MAX_FREQUENCY_SCALE1) : \
  218. ((__VALUE__) <= UTILS_MAX_FREQUENCY_SCALE2))
  219. #endif /* RCC_MAX_FREQUENCY_SCALE1*/
  220. #define IS_LL_UTILS_HSE_BYPASS(__STATE__) (((__STATE__) == LL_UTILS_HSEBYPASS_ON) \
  221. || ((__STATE__) == LL_UTILS_HSEBYPASS_OFF))
  222. #define IS_LL_UTILS_HSE_FREQUENCY(__FREQUENCY__) (((__FREQUENCY__) >= UTILS_HSE_FREQUENCY_MIN) && ((__FREQUENCY__) <= UTILS_HSE_FREQUENCY_MAX))
  223. /**
  224. * @}
  225. */
  226. /* Private function prototypes -----------------------------------------------*/
  227. /** @defgroup UTILS_LL_Private_Functions UTILS Private functions
  228. * @{
  229. */
  230. static uint32_t UTILS_GetPLLOutputFrequency(uint32_t PLL_InputFrequency,
  231. LL_UTILS_PLLInitTypeDef *UTILS_PLLInitStruct);
  232. static ErrorStatus UTILS_SetFlashLatency(uint32_t HCLK_Frequency);
  233. static ErrorStatus UTILS_EnablePLLAndSwitchSystem(uint32_t SYSCLK_Frequency, LL_UTILS_ClkInitTypeDef *UTILS_ClkInitStruct);
  234. static ErrorStatus UTILS_PLL_IsBusy(void);
  235. /**
  236. * @}
  237. */
  238. /* Exported functions --------------------------------------------------------*/
  239. /** @addtogroup UTILS_LL_Exported_Functions
  240. * @{
  241. */
  242. /** @addtogroup UTILS_LL_EF_DELAY
  243. * @{
  244. */
  245. /**
  246. * @brief This function configures the Cortex-M SysTick source to have 1ms time base.
  247. * @note When a RTOS is used, it is recommended to avoid changing the Systick
  248. * configuration by calling this function, for a delay use rather osDelay RTOS service.
  249. * @param HCLKFrequency HCLK frequency in Hz
  250. * @note HCLK frequency can be calculated thanks to RCC helper macro or function @ref LL_RCC_GetSystemClocksFreq
  251. * @retval None
  252. */
  253. void LL_Init1msTick(uint32_t HCLKFrequency)
  254. {
  255. /* Use frequency provided in argument */
  256. LL_InitTick(HCLKFrequency, 1000U);
  257. }
  258. /**
  259. * @brief This function provides accurate delay (in milliseconds) based
  260. * on SysTick counter flag
  261. * @note When a RTOS is used, it is recommended to avoid using blocking delay
  262. * and use rather osDelay service.
  263. * @note To respect 1ms timebase, user should call @ref LL_Init1msTick function which
  264. * will configure Systick to 1ms
  265. * @param Delay specifies the delay time length, in milliseconds.
  266. * @retval None
  267. */
  268. void LL_mDelay(uint32_t Delay)
  269. {
  270. __IO uint32_t tmp = SysTick->CTRL; /* Clear the COUNTFLAG first */
  271. /* Add this code to indicate that local variable is not used */
  272. ((void)tmp);
  273. /* Add a period to guaranty minimum wait */
  274. if(Delay < LL_MAX_DELAY)
  275. {
  276. Delay++;
  277. }
  278. while (Delay)
  279. {
  280. if((SysTick->CTRL & SysTick_CTRL_COUNTFLAG_Msk) != 0U)
  281. {
  282. Delay--;
  283. }
  284. }
  285. }
  286. /**
  287. * @}
  288. */
  289. /** @addtogroup UTILS_EF_SYSTEM
  290. * @brief System Configuration functions
  291. *
  292. @verbatim
  293. ===============================================================================
  294. ##### System Configuration functions #####
  295. ===============================================================================
  296. [..]
  297. System, AHB and APB buses clocks configuration
  298. (+) The maximum frequency of the SYSCLK, HCLK, PCLK1 and PCLK2 is 180000000 Hz.
  299. @endverbatim
  300. @internal
  301. Depending on the device voltage range, the maximum frequency should be
  302. adapted accordingly to the Refenece manual.
  303. @endinternal
  304. * @{
  305. */
  306. /**
  307. * @brief This function sets directly SystemCoreClock CMSIS variable.
  308. * @note Variable can be calculated also through SystemCoreClockUpdate function.
  309. * @param HCLKFrequency HCLK frequency in Hz (can be calculated thanks to RCC helper macro)
  310. * @retval None
  311. */
  312. void LL_SetSystemCoreClock(uint32_t HCLKFrequency)
  313. {
  314. /* HCLK clock frequency */
  315. SystemCoreClock = HCLKFrequency;
  316. }
  317. /**
  318. * @brief This function configures system clock at maximum frequency with HSI as clock source of the PLL
  319. * @note The application need to ensure that PLL is disabled.
  320. * @note Function is based on the following formula:
  321. * - PLL output frequency = (((HSI frequency / PLLM) * PLLN) / PLLP)
  322. * - PLLM: ensure that the VCO input frequency ranges from @ref RCC_PLLVCO_INPUT_MIN to @ref RCC_PLLVCO_INPUT_MAX (PLLVCO_input = HSI frequency / PLLM)
  323. * - PLLN: ensure that the VCO output frequency is between @ref RCC_PLLVCO_OUTPUT_MIN and @ref RCC_PLLVCO_OUTPUT_MAX (PLLVCO_output = PLLVCO_input * PLLN)
  324. * - PLLP: ensure that max frequency at 180000000 Hz is reach (PLLVCO_output / PLLP)
  325. * @param UTILS_PLLInitStruct pointer to a @ref LL_UTILS_PLLInitTypeDef structure that contains
  326. * the configuration information for the PLL.
  327. * @param UTILS_ClkInitStruct pointer to a @ref LL_UTILS_ClkInitTypeDef structure that contains
  328. * the configuration information for the BUS prescalers.
  329. * @retval An ErrorStatus enumeration value:
  330. * - SUCCESS: Max frequency configuration done
  331. * - ERROR: Max frequency configuration not done
  332. */
  333. ErrorStatus LL_PLL_ConfigSystemClock_HSI(LL_UTILS_PLLInitTypeDef *UTILS_PLLInitStruct,
  334. LL_UTILS_ClkInitTypeDef *UTILS_ClkInitStruct)
  335. {
  336. ErrorStatus status = SUCCESS;
  337. uint32_t pllfreq = 0U;
  338. /* Check if one of the PLL is enabled */
  339. if(UTILS_PLL_IsBusy() == SUCCESS)
  340. {
  341. /* Calculate the new PLL output frequency */
  342. pllfreq = UTILS_GetPLLOutputFrequency(HSI_VALUE, UTILS_PLLInitStruct);
  343. /* Enable HSI if not enabled */
  344. if(LL_RCC_HSI_IsReady() != 1U)
  345. {
  346. LL_RCC_HSI_Enable();
  347. while (LL_RCC_HSI_IsReady() != 1U)
  348. {
  349. /* Wait for HSI ready */
  350. }
  351. }
  352. /* Configure PLL */
  353. LL_RCC_PLL_ConfigDomain_SYS(LL_RCC_PLLSOURCE_HSI, UTILS_PLLInitStruct->PLLM, UTILS_PLLInitStruct->PLLN,
  354. UTILS_PLLInitStruct->PLLP);
  355. /* Enable PLL and switch system clock to PLL */
  356. status = UTILS_EnablePLLAndSwitchSystem(pllfreq, UTILS_ClkInitStruct);
  357. }
  358. else
  359. {
  360. /* Current PLL configuration cannot be modified */
  361. status = ERROR;
  362. }
  363. return status;
  364. }
  365. /**
  366. * @brief This function configures system clock with HSE as clock source of the PLL
  367. * @note The application need to ensure that PLL is disabled.
  368. * - PLL output frequency = (((HSI frequency / PLLM) * PLLN) / PLLP)
  369. * - PLLM: ensure that the VCO input frequency ranges from @ref RCC_PLLVCO_INPUT_MIN to @ref RCC_PLLVCO_INPUT_MAX (PLLVCO_input = HSI frequency / PLLM)
  370. * - PLLN: ensure that the VCO output frequency is between @ref RCC_PLLVCO_OUTPUT_MIN and @ref RCC_PLLVCO_OUTPUT_MAX (PLLVCO_output = PLLVCO_input * PLLN)
  371. * - PLLP: ensure that max frequency at 180000000 Hz is reach (PLLVCO_output / PLLP)
  372. * @param HSEFrequency Value between Min_Data = 4000000 and Max_Data = 26000000
  373. * @param HSEBypass This parameter can be one of the following values:
  374. * @arg @ref LL_UTILS_HSEBYPASS_ON
  375. * @arg @ref LL_UTILS_HSEBYPASS_OFF
  376. * @param UTILS_PLLInitStruct pointer to a @ref LL_UTILS_PLLInitTypeDef structure that contains
  377. * the configuration information for the PLL.
  378. * @param UTILS_ClkInitStruct pointer to a @ref LL_UTILS_ClkInitTypeDef structure that contains
  379. * the configuration information for the BUS prescalers.
  380. * @retval An ErrorStatus enumeration value:
  381. * - SUCCESS: Max frequency configuration done
  382. * - ERROR: Max frequency configuration not done
  383. */
  384. ErrorStatus LL_PLL_ConfigSystemClock_HSE(uint32_t HSEFrequency, uint32_t HSEBypass,
  385. LL_UTILS_PLLInitTypeDef *UTILS_PLLInitStruct, LL_UTILS_ClkInitTypeDef *UTILS_ClkInitStruct)
  386. {
  387. ErrorStatus status = SUCCESS;
  388. uint32_t pllfreq = 0U;
  389. /* Check the parameters */
  390. assert_param(IS_LL_UTILS_HSE_FREQUENCY(HSEFrequency));
  391. assert_param(IS_LL_UTILS_HSE_BYPASS(HSEBypass));
  392. /* Check if one of the PLL is enabled */
  393. if(UTILS_PLL_IsBusy() == SUCCESS)
  394. {
  395. /* Calculate the new PLL output frequency */
  396. pllfreq = UTILS_GetPLLOutputFrequency(HSEFrequency, UTILS_PLLInitStruct);
  397. /* Enable HSE if not enabled */
  398. if(LL_RCC_HSE_IsReady() != 1U)
  399. {
  400. /* Check if need to enable HSE bypass feature or not */
  401. if(HSEBypass == LL_UTILS_HSEBYPASS_ON)
  402. {
  403. LL_RCC_HSE_EnableBypass();
  404. }
  405. else
  406. {
  407. LL_RCC_HSE_DisableBypass();
  408. }
  409. /* Enable HSE */
  410. LL_RCC_HSE_Enable();
  411. while (LL_RCC_HSE_IsReady() != 1U)
  412. {
  413. /* Wait for HSE ready */
  414. }
  415. }
  416. /* Configure PLL */
  417. LL_RCC_PLL_ConfigDomain_SYS(LL_RCC_PLLSOURCE_HSE, UTILS_PLLInitStruct->PLLM, UTILS_PLLInitStruct->PLLN,
  418. UTILS_PLLInitStruct->PLLP);
  419. /* Enable PLL and switch system clock to PLL */
  420. status = UTILS_EnablePLLAndSwitchSystem(pllfreq, UTILS_ClkInitStruct);
  421. }
  422. else
  423. {
  424. /* Current PLL configuration cannot be modified */
  425. status = ERROR;
  426. }
  427. return status;
  428. }
  429. /**
  430. * @}
  431. */
  432. /**
  433. * @}
  434. */
  435. /** @addtogroup UTILS_LL_Private_Functions
  436. * @{
  437. */
  438. /**
  439. * @brief Update number of Flash wait states in line with new frequency and current
  440. voltage range.
  441. * @note This Function support ONLY devices with supply voltage (voltage range) between 2.7V and 3.6V
  442. * @param HCLK_Frequency HCLK frequency
  443. * @retval An ErrorStatus enumeration value:
  444. * - SUCCESS: Latency has been modified
  445. * - ERROR: Latency cannot be modified
  446. */
  447. static ErrorStatus UTILS_SetFlashLatency(uint32_t HCLK_Frequency)
  448. {
  449. ErrorStatus status = SUCCESS;
  450. uint32_t latency = LL_FLASH_LATENCY_0; /* default value 0WS */
  451. /* Frequency cannot be equal to 0 */
  452. if(HCLK_Frequency == 0U)
  453. {
  454. status = ERROR;
  455. }
  456. else
  457. {
  458. if(LL_PWR_GetRegulVoltageScaling() == LL_PWR_REGU_VOLTAGE_SCALE1)
  459. {
  460. #if defined (UTILS_SCALE1_LATENCY5_FREQ)
  461. if((HCLK_Frequency > UTILS_SCALE1_LATENCY5_FREQ)&&(latency == LL_FLASH_LATENCY_0))
  462. {
  463. latency = LL_FLASH_LATENCY_5;
  464. }
  465. #endif /*UTILS_SCALE1_LATENCY5_FREQ */
  466. #if defined (UTILS_SCALE1_LATENCY4_FREQ)
  467. if((HCLK_Frequency > UTILS_SCALE1_LATENCY4_FREQ)&&(latency == LL_FLASH_LATENCY_0))
  468. {
  469. latency = LL_FLASH_LATENCY_4;
  470. }
  471. #endif /* UTILS_SCALE1_LATENCY4_FREQ */
  472. #if defined (UTILS_SCALE1_LATENCY3_FREQ)
  473. if((HCLK_Frequency > UTILS_SCALE1_LATENCY3_FREQ)&&(latency == LL_FLASH_LATENCY_0))
  474. {
  475. latency = LL_FLASH_LATENCY_3;
  476. }
  477. #endif /* UTILS_SCALE1_LATENCY3_FREQ */
  478. #if defined (UTILS_SCALE1_LATENCY2_FREQ)
  479. if((HCLK_Frequency > UTILS_SCALE1_LATENCY2_FREQ)&&(latency == LL_FLASH_LATENCY_0))
  480. {
  481. latency = LL_FLASH_LATENCY_2;
  482. }
  483. else
  484. {
  485. if((HCLK_Frequency > UTILS_SCALE1_LATENCY1_FREQ)&&(latency == LL_FLASH_LATENCY_0))
  486. {
  487. latency = LL_FLASH_LATENCY_1;
  488. }
  489. }
  490. #endif /* UTILS_SCALE1_LATENCY2_FREQ */
  491. }
  492. if(LL_PWR_GetRegulVoltageScaling() == LL_PWR_REGU_VOLTAGE_SCALE2)
  493. {
  494. #if defined (UTILS_SCALE2_LATENCY5_FREQ)
  495. if((HCLK_Frequency > UTILS_SCALE2_LATENCY5_FREQ)&&(latency == LL_FLASH_LATENCY_0))
  496. {
  497. latency = LL_FLASH_LATENCY_5;
  498. }
  499. #endif /*UTILS_SCALE1_LATENCY5_FREQ */
  500. #if defined (UTILS_SCALE2_LATENCY4_FREQ)
  501. if((HCLK_Frequency > UTILS_SCALE2_LATENCY4_FREQ)&&(latency == LL_FLASH_LATENCY_0))
  502. {
  503. latency = LL_FLASH_LATENCY_4;
  504. }
  505. #endif /*UTILS_SCALE1_LATENCY4_FREQ */
  506. #if defined (UTILS_SCALE2_LATENCY3_FREQ)
  507. if((HCLK_Frequency > UTILS_SCALE2_LATENCY3_FREQ)&&(latency == LL_FLASH_LATENCY_0))
  508. {
  509. latency = LL_FLASH_LATENCY_3;
  510. }
  511. #endif /*UTILS_SCALE1_LATENCY3_FREQ */
  512. if((HCLK_Frequency > UTILS_SCALE2_LATENCY2_FREQ)&&(latency == LL_FLASH_LATENCY_0))
  513. {
  514. latency = LL_FLASH_LATENCY_2;
  515. }
  516. else
  517. {
  518. if((HCLK_Frequency > UTILS_SCALE2_LATENCY1_FREQ)&&(latency == LL_FLASH_LATENCY_0))
  519. {
  520. latency = LL_FLASH_LATENCY_1;
  521. }
  522. }
  523. }
  524. #if defined (LL_PWR_REGU_VOLTAGE_SCALE3)
  525. if(LL_PWR_GetRegulVoltageScaling() == LL_PWR_REGU_VOLTAGE_SCALE3)
  526. {
  527. #if defined (UTILS_SCALE3_LATENCY3_FREQ)
  528. if((HCLK_Frequency > UTILS_SCALE3_LATENCY3_FREQ)&&(latency == LL_FLASH_LATENCY_0))
  529. {
  530. latency = LL_FLASH_LATENCY_3;
  531. }
  532. #endif /*UTILS_SCALE1_LATENCY3_FREQ */
  533. #if defined (UTILS_SCALE3_LATENCY2_FREQ)
  534. if((HCLK_Frequency > UTILS_SCALE3_LATENCY2_FREQ)&&(latency == LL_FLASH_LATENCY_0))
  535. {
  536. latency = LL_FLASH_LATENCY_2;
  537. }
  538. else
  539. {
  540. if((HCLK_Frequency > UTILS_SCALE3_LATENCY1_FREQ)&&(latency == LL_FLASH_LATENCY_0))
  541. {
  542. latency = LL_FLASH_LATENCY_1;
  543. }
  544. }
  545. }
  546. #endif /*UTILS_SCALE1_LATENCY2_FREQ */
  547. #endif /* LL_PWR_REGU_VOLTAGE_SCALE3 */
  548. LL_FLASH_SetLatency(latency);
  549. /* Check that the new number of wait states is taken into account to access the Flash
  550. memory by reading the FLASH_ACR register */
  551. if(LL_FLASH_GetLatency() != latency)
  552. {
  553. status = ERROR;
  554. }
  555. }
  556. return status;
  557. }
  558. /**
  559. * @brief Function to check that PLL can be modified
  560. * @param PLL_InputFrequency PLL input frequency (in Hz)
  561. * @param UTILS_PLLInitStruct pointer to a @ref LL_UTILS_PLLInitTypeDef structure that contains
  562. * the configuration information for the PLL.
  563. * @retval PLL output frequency (in Hz)
  564. */
  565. static uint32_t UTILS_GetPLLOutputFrequency(uint32_t PLL_InputFrequency, LL_UTILS_PLLInitTypeDef *UTILS_PLLInitStruct)
  566. {
  567. uint32_t pllfreq = 0U;
  568. /* Check the parameters */
  569. assert_param(IS_LL_UTILS_PLLM_VALUE(UTILS_PLLInitStruct->PLLM));
  570. assert_param(IS_LL_UTILS_PLLN_VALUE(UTILS_PLLInitStruct->PLLN));
  571. assert_param(IS_LL_UTILS_PLLP_VALUE(UTILS_PLLInitStruct->PLLP));
  572. /* Check different PLL parameters according to RM */
  573. /* - PLLM: ensure that the VCO input frequency ranges from @ref UTILS_PLLVCO_INPUT_MIN to @ref UTILS_PLLVCO_INPUT_MAX MHz. */
  574. pllfreq = PLL_InputFrequency / (UTILS_PLLInitStruct->PLLM & (RCC_PLLCFGR_PLLM >> RCC_PLLCFGR_PLLM_Pos));
  575. assert_param(IS_LL_UTILS_PLLVCO_INPUT(pllfreq));
  576. /* - PLLN: ensure that the VCO output frequency is between @ref UTILS_PLLVCO_OUTPUT_MIN and @ref UTILS_PLLVCO_OUTPUT_MAX .*/
  577. pllfreq = pllfreq * (UTILS_PLLInitStruct->PLLN & (RCC_PLLCFGR_PLLN >> RCC_PLLCFGR_PLLN_Pos));
  578. assert_param(IS_LL_UTILS_PLLVCO_OUTPUT(pllfreq));
  579. /* - PLLP: ensure that max frequency at @ref RCC_MAX_FREQUENCY Hz is reached */
  580. pllfreq = pllfreq / (((UTILS_PLLInitStruct->PLLP >> RCC_PLLCFGR_PLLP_Pos) + 1) * 2);
  581. assert_param(IS_LL_UTILS_PLL_FREQUENCY(pllfreq));
  582. return pllfreq;
  583. }
  584. /**
  585. * @brief Function to check that PLL can be modified
  586. * @retval An ErrorStatus enumeration value:
  587. * - SUCCESS: PLL modification can be done
  588. * - ERROR: PLL is busy
  589. */
  590. static ErrorStatus UTILS_PLL_IsBusy(void)
  591. {
  592. ErrorStatus status = SUCCESS;
  593. /* Check if PLL is busy*/
  594. if(LL_RCC_PLL_IsReady() != 0U)
  595. {
  596. /* PLL configuration cannot be modified */
  597. status = ERROR;
  598. }
  599. #if defined(RCC_PLLSAI_SUPPORT)
  600. /* Check if PLLSAI is busy*/
  601. if(LL_RCC_PLLSAI_IsReady() != 0U)
  602. {
  603. /* PLLSAI1 configuration cannot be modified */
  604. status = ERROR;
  605. }
  606. #endif /*RCC_PLLSAI_SUPPORT*/
  607. #if defined(RCC_PLLI2S_SUPPORT)
  608. /* Check if PLLI2S is busy*/
  609. if(LL_RCC_PLLI2S_IsReady() != 0U)
  610. {
  611. /* PLLI2S configuration cannot be modified */
  612. status = ERROR;
  613. }
  614. #endif /*RCC_PLLI2S_SUPPORT*/
  615. return status;
  616. }
  617. /**
  618. * @brief Function to enable PLL and switch system clock to PLL
  619. * @param SYSCLK_Frequency SYSCLK frequency
  620. * @param UTILS_ClkInitStruct pointer to a @ref LL_UTILS_ClkInitTypeDef structure that contains
  621. * the configuration information for the BUS prescalers.
  622. * @retval An ErrorStatus enumeration value:
  623. * - SUCCESS: No problem to switch system to PLL
  624. * - ERROR: Problem to switch system to PLL
  625. */
  626. static ErrorStatus UTILS_EnablePLLAndSwitchSystem(uint32_t SYSCLK_Frequency, LL_UTILS_ClkInitTypeDef *UTILS_ClkInitStruct)
  627. {
  628. ErrorStatus status = SUCCESS;
  629. uint32_t hclk_frequency = 0U;
  630. assert_param(IS_LL_UTILS_SYSCLK_DIV(UTILS_ClkInitStruct->AHBCLKDivider));
  631. assert_param(IS_LL_UTILS_APB1_DIV(UTILS_ClkInitStruct->APB1CLKDivider));
  632. assert_param(IS_LL_UTILS_APB2_DIV(UTILS_ClkInitStruct->APB2CLKDivider));
  633. /* Calculate HCLK frequency */
  634. hclk_frequency = __LL_RCC_CALC_HCLK_FREQ(SYSCLK_Frequency, UTILS_ClkInitStruct->AHBCLKDivider);
  635. /* Increasing the number of wait states because of higher CPU frequency */
  636. if(SystemCoreClock < hclk_frequency)
  637. {
  638. /* Set FLASH latency to highest latency */
  639. status = UTILS_SetFlashLatency(hclk_frequency);
  640. }
  641. /* Update system clock configuration */
  642. if(status == SUCCESS)
  643. {
  644. /* Enable PLL */
  645. LL_RCC_PLL_Enable();
  646. while (LL_RCC_PLL_IsReady() != 1U)
  647. {
  648. /* Wait for PLL ready */
  649. }
  650. /* Sysclk activation on the main PLL */
  651. LL_RCC_SetAHBPrescaler(UTILS_ClkInitStruct->AHBCLKDivider);
  652. LL_RCC_SetSysClkSource(LL_RCC_SYS_CLKSOURCE_PLL);
  653. while (LL_RCC_GetSysClkSource() != LL_RCC_SYS_CLKSOURCE_STATUS_PLL)
  654. {
  655. /* Wait for system clock switch to PLL */
  656. }
  657. /* Set APB1 & APB2 prescaler*/
  658. LL_RCC_SetAPB1Prescaler(UTILS_ClkInitStruct->APB1CLKDivider);
  659. LL_RCC_SetAPB2Prescaler(UTILS_ClkInitStruct->APB2CLKDivider);
  660. }
  661. /* Decreasing the number of wait states because of lower CPU frequency */
  662. if(SystemCoreClock > hclk_frequency)
  663. {
  664. /* Set FLASH latency to lowest latency */
  665. status = UTILS_SetFlashLatency(hclk_frequency);
  666. }
  667. /* Update SystemCoreClock variable */
  668. if(status == SUCCESS)
  669. {
  670. LL_SetSystemCoreClock(hclk_frequency);
  671. }
  672. return status;
  673. }
  674. /**
  675. * @}
  676. */
  677. /**
  678. * @}
  679. */
  680. /**
  681. * @}
  682. */
  683. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/